EEWORLDEEWORLDEEWORLD

Part Number

Search

ASM5I23S09AF-1H-16-TT

Description
PLL Based Clock Driver, 23S Series, 8 True Output(s), 0 Inverted Output(s), CMOS, PDSO16, 4.40 MM, ROHS COMPLIANT, TSSOP-16
Categorylogic    logic   
File Size363KB,18 Pages
ManufacturerPulseCore Semiconductor Corporation
Environmental Compliance
Download Datasheet Parametric View All

ASM5I23S09AF-1H-16-TT Overview

PLL Based Clock Driver, 23S Series, 8 True Output(s), 0 Inverted Output(s), CMOS, PDSO16, 4.40 MM, ROHS COMPLIANT, TSSOP-16

ASM5I23S09AF-1H-16-TT Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerPulseCore Semiconductor Corporation
package instruction4.40 MM, ROHS COMPLIANT, TSSOP-16
Reach Compliance Codeunknown
series23S
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G16
length5 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
Number of functions1
Number of inverted outputs
Number of terminals16
Actual output times8
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.25 ns
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width4.4 mm
minfmax133 MHz
Base Number Matches1
November 2006
rev 1.5
3.3V ‘SpreadTrak’ Zero Delay Buffer
General Features
15MHz to 133MHz operating range, compatible
with CPU and PCI bus frequencies.
Zero input - output propagation delay.
Multiple low-skew outputs.
Output-output skew less than 250pS.
Device-device skew less than 700pS.
out five low-skew clocks.
ASM5P23S05A
ASM5P23S09A
The -1H version of the ASM5P23SXXA operates at up to
133MHz frequency, and has higher drive than the -1
device. All parts have on-chip PLLs that lock to an input
clock on the REF pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad.
The ASM5P23S09A has two banks of four outputs each,
which can be controlled by the Select inputs as shown in
the Select Input Decoding Table. If all the output clocks are
not required, Bank B can be three-stated. The select input
also allows the input clock to be directly applied to the
outputs for chip and system testing purposes.
Multiple ASM5P23S09A and ASM5P23S05A devices can
accept the same input clock and distribute it. In this case
the skew between the outputs of the two devices is
guaranteed to be less than 700pS.
All outputs have less than 200 pS of cycle-to-cycle jitter.
The input and output propagation delay is guaranteed to be
less than 350 pS, and the output to output skew is
guaranteed to be less than 250 pS.
The ASM5P23S09A and the ASM5P23S05A are available
in two different configurations, as shown in the ordering
information table. The ASM5P23SXXA-1 is the base part.
The ASM5P23SXXA-1H is the high drive version of the -1
part and its rise and fall times are much faster than -1 part.
One input drives 9 outputs, grouped as 4+4+1
(ASM5P23S09A).
One input drives 5 outputs (ASM5P23S05A).
Less than 200pS cycle-to-cycle jitter is compatible
with Pentium based systems.
Test Mode to bypass PLL (ASM5P23S09A only,
refer Select Input Decoding Table).
Available in 16-pin, 150-mil SOIC and 4.4 mm
TSSOP packages for ASM5P23S09A and in
8-pin,
150-mil
SOIC
and
4.4
mm
TSSOP
packages for ASM5P23S05A.
®
3.3V operation
Advanced 0.35µ CMOS technology.
‘SpreadTrak’.
Functional Description
ASM5P23S09A is a versatile, 3.3V zero-delay buffer
designed to distribute high-speed clocks with Spread
Spectrum capability. It is available in a 16-pin package. The
ASM5P23S05A
is
the
eight-pin
version
of
the
ASM5P23S09A. It accepts one reference input and drives
Block Diagram
PLL
REF
PLL
CLKOUT
CLK1
CLK2
CLK3
CLK4
S1
S2
Select Input
Decoding
REF
MUX
CLKOUT
CLKA1
CLKA2
CLKA3
CLKA4
CLKB1
CLKB2
CLKB3
CLKB4
ASM5P23S05A
ASM5P23S09A
PulseCore Semiconductor Corporation
1715 S. Bascom Ave Suite 200, Campbell, CA 95008
Tel: 408-879-9077
Fax: 408-879-9018
www.pulsecoresemi.com
Notice: The information in this document is subject to change without notice.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2928  1974  565  34  1035  59  40  12  1  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号