EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8160Z18BT-V

Description
18Mb Pipelined and Flow Through Synchronous NBT SRAM
File Size591KB,22 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet View All

GS8160Z18BT-V Overview

18Mb Pipelined and Flow Through Synchronous NBT SRAM

Preliminary
GS8160ZxxBT-xxxV
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization; Fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• LBO pin for Linear or Interleave Burst mode
• Pin compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8160ZxxBT-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, meaning that in addition to the
rising edge triggered registers that capture input signals, the
device incorporates a rising-edge-triggered output register. For
read cycles, pipelined SRAM output data is temporarily stored
by the edge triggered output register during the access cycle
and then released to the output drivers at the next rising edge of
clock.
The GS8160ZxxBT-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 100-pin TQFP package.
Functional Description
The GS8160ZxxBT-xxxV is an 18Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
-250
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
3.0
4.0
280
330
5.5
5.5
210
240
-200
3.0
5.0
230
270
6.5
6.5
185
205
-150
3.8
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.01 5/2006
1/22
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
RT5350 cannot start and keeps looping. The uboot startup log is as follows:
RT5350启动不了,一直循环。uboot启动日志如下:U-Boot 1.1.3 (Oct9 2013 - 21:17:42)Board: Ralink APSoC DRAM:32 MB relocate_code Pointer at: 81fb4000 spi_wait_nsec: 42spi device id: ef 40 17 0 0 (40170000) find flash: W25...
xqk114 RF/Wirelessly
Should I post a correction thread? There seem to be quite a few errors.
The book is still on the way :sexy: I hope the second edition will be better...
默默沉默中 Microcontroller MCU
Lingyang 1602 LCD project
[i=s] This post was last edited by paulhyde on 2014-9-15 09:35 [/i] When I first learned Lingyang LCD1602, I couldn't find a project. That period was too difficult, so I wanted to share my small progr...
guyedupiao0 Electronics Design Contest
Induction heating technology and how to choose and use high frequency machine, medium frequency machine, ultrasonic frequency machine and ultra-high frequency machine
[size=3][color=black][b] Lv Jian[/b][/color][/size] [size=3][color=black][b] Article Introduction: Many friends who do heat treatment work, and even some friends who do electronic technology work, kno...
lj6036688 Power technology
What are the basic principles of PCB layout?
I don't know much about hardware. What are the basic principles for layout? What should be separated to avoid interference? What measures can make the circuit more stable? If there is a microcontrolle...
brblmdxj Embedded System
Inverting proportional operational amplifier circuit
How can the compensation circuit R' be equal to R1 in parallel with Rf? When the input signal is equal to 0, are both the input and output terminals equivalent to being grounded?...
msddw Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2445  2670  1776  1652  111  50  54  36  34  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号