EEWORLDEEWORLDEEWORLD

Part Number

Search

GS841E18AT

Description
256K x 18 Sync Cache Tag
File Size410KB,21 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet View All

GS841E18AT Overview

256K x 18 Sync Cache Tag

GS841E18AT/B-180/166/150/130/100
TQFP, BGA
Commercial Temp
Industrial Temp
Features
• 3.3 V +10%/–5% core power supply, 2.5 V or 3.3 V I/O
supply
• Dual Cycle Deselect (DCD)
• Intergrated data comparator for Tag RAM application
• FT mode pin for flow through or pipeline operation
• LBO pin for Linear or Interleave (Pentium
TM
and X86) Burst
mode
• Synchronous address, data I/O, and control inputs
• Synchronous Data Enable (DE)
• Asynchronous Output Enable (OE)
• Asynchronous Match Output Enable (MOE)
• Byte Write (BWE) and Global Write (GW) operation
• Three chip enable signals for easy depth expansion
• Internal self-timed write cycle
• JTAG Test mode conforms to IEEE standard 1149.1
• JEDEC-standard 100-lead TQFP package and 119-BGA
• Pb-Free 100-lead TQFP package available
256K x 18 Sync
Cache Tag
180 MHz–100 MHz
3.3 V V
DD
3.3 V and 2.5 V I/O
Output registers and the Match output register are provided and
controlled by the FT mode pin (Pin 14). Through use of the FT mode
pin, I/O registers can be programmed to perform pipeline or flow
through operation. Flow Through mode reduces latency.
Byte write operation is performed by using Byte Write Enable (BWE)
input combined with two individual byte write signals BW1-2. In
addition, Global Write (GW) is available for writing all bytes at one
time.
Compare cycles begin as a read cycle with output disabled so that
compare data can be loaded into the data input register. The
comparator compares the read data with the registered input data and a
match signal is generated. The match output can be either in Pipeline
or Flow Through modes controlled by the FT signal.
Low power (Standby mode) is attained through the assertion of the ZZ
signal, or by stopping the clock (CLK). Memory data is retained
during Standby mode.
JTAG boundary scan interface is provided using IEEE standard
1149.1 protocol. Four pins—Test Data In (TDI), Test Data Out
(TDO), Test Clock (TCK) and Test Mode Select (TMS)—are used to
perform JTAG function.
The GS841E18A operates on a 3.3 V power supply and all inputs/
outputs are 3.3 V- or 2.5 V-LVTTL-compatible. Separate output
(V
DDQ
) pins are used to allow both 3.3 V or 2.5 V IO interface.
Functional Description
The GS841E18A is a 256K x 18 high performance synchronous DCD
SRAM with integrated Tag RAM comparator. A 2-bit burst counter is
included to provide burst interface with Pentium
TM
and other high
performance CPUs. It is designed to be used as a Cache Tag SRAM,
as well as data SRAM. Addresses, data IOs, match output, chip
enables (CE1, CE2, CE3), address control inputs (ADSP, ADSC,
ADV), and write control inputs (BW1, BW2, BWE, GW, DE) are
synchronous and are controlled by a positive-edge-triggered clock
(CLK).
Output Enable (OE), Match Output Enable, and power down control
(ZZ) are asynchronous. Burst can be initiated with either ADSP or
ADSC inputs. Subsequent burst addresses are generated internally and
are controlled by ADV. The burst sequence is either interleave order
(Pentium
TM
or x86) or linear order, and is controlled by LBO.
Dual Cycle Deselect (DCD)
The GS841E18A is a DCD pipelines synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. DCD SRAMs hold the deselect command for one full
cycle and then begin turning off their outputs just after the second
rising edge of the clock.
Parameter Synopsis
–180
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
t
cycle
t
KQ
I
DD
t
KQ
t
cycle
I
DD
5.5 ns
3.2 ns
335 mA
8 ns
9.1 ns
210 mA
-166
6.0 ns
3.5 ns
310 mA
8.5 ns
10 ns
190 mA
-150
6.6 ns
3.8 ns
275 mA
10 ns
10 ns
190 mA
-133
7.5 ns
4.0 ns
250 mA
11 ns
15 ns
140 mA
-100
10 ns
4.5 ns
190 mA
12 ns
15 ns
140 mA
Rev: 1.03 4/2005
1/21
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
* Pentium is a trademark of Intel
This week's highlights
In my last blog post, I talked about how to use precision digital-to-analog converters (DACs) to limit voltage regulators such as low dropout regulators (LDOs) or switch mode power supplies (SMPSs) to...
橙色凯 Analogue and Mixed Signal
Refrigerator air cooling synchronous controller
The circuit working principle of the device is shown in Figure 10. The experiment found that when the refrigerator compressor is working, taking air cooling measures for the refrigerator compressor an...
呱呱 DIY/Open Source Hardware
MSP430F5529 pass the DFT phase measurement
Can I use MSP430F5529 to measure phase using DFT? Is it because the processing speed of MSP430 is too slow? :time:...
子夜山外 Microcontroller MCU
Embedded entry-level information
[i=s] This post was last edited by paulhyde on 2014-9-15 03:35 [/i] LM3S Library Function Application Manual...
chenyij Electronics Design Contest
Why can I only download the emulator program once?
I have a board (STM32F103ZET6) that can be written to with the emulator for the first time, but cannot be written to with the second time. If I use ISP to erase it, write a random file, and then use t...
andrew830310 stm32/stm8
What is the function of setting entry in microcontroller?
Hello everyone: What is the role of setting the entry in the microcontroller? Please give me some details, thank you! For example, what is the role of the following code; *****************************...
00448011 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2509  559  2885  1480  1969  51  12  59  30  40 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号