EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4512C-5FT256I

Description
CPLD - Complex Programmable Logic Devices ispJTAG 1.8V 5nsIND 512MC 208 I/O
CategoryProgrammable logic devices    Programmable logic   
File Size7MB,100 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric Compare View All

LC4512C-5FT256I Online Shopping

Suppliers Part Number Price MOQ In stock  
LC4512C-5FT256I - - View Buy Now

LC4512C-5FT256I Overview

CPLD - Complex Programmable Logic Devices ispJTAG 1.8V 5nsIND 512MC 208 I/O

LC4512C-5FT256I Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeBGA
package instructionFTBGA-256
Contacts256
Reach Compliance Codecompliant
ECCN codeEAR99
Base Number Matches1
ispMACH 4000V/B/C/Z Family
®
3.3 V/2.5 V/1.8 V In-System Programmable
SuperFAST
TM
High Density PLDs
April 2016
Data Sheet DS1020
Features
High Performance
f
MAX
= 400 MHz maximum operating frequency
t
PD
= 2.5 ns propagation delay
Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90 °C junction (T
j
)
– Industrial: –40 to 105 °C junction (T
j
)
– Extended: –40 to 130 °C junction (T
j
)
• For AEC-Q100 compliant devices, refer to
LA-ispMACH 4000V/Z Automotive Data Sheet
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3 V, 2.5 V or 1.8 V LVCMOS I/O
• Operation with 3.3 V (4000V), 2.5 V (4000B) or
1.8 V (4000C/Z) supplies
• 5 V tolerant I/O for LVCMOS 3.3, LVTTL, and
PCI interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3 V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3 V/2.5 V/1.8 V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10 µA (4032Z)
Typical static current 1.3 mA (4000C)
1.8 V core low dynamic power
ispMACH 4000Z operational down to 1.6 V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44
48 TQFP
TQFP
4
4
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44
48 TQFP
100 TQFP
TQFP
4
4
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 ftBGA
2
/
fpBGA
2, 3
176 TQFP
256 ftBGA/
fpBGA
3
176 TQFP
256 ftBGA/
fpBGA
3
1.
2.
3.
4.
3.3 V (4000V) only.
128-I/O and 160-I/O configurations.
Use 256 ftBGA package for all new designs. Refer to PCN#14A-07 for 256 fpBGA package discontinuance.
1.0 mm thickness.
© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
DS1020_23.5

LC4512C-5FT256I Related Products

LC4512C-5FT256I LC4256B-75FT256AI LC4384C-5FT256I
Description CPLD - Complex Programmable Logic Devices ispJTAG 1.8V 5nsIND 512MC 208 I/O CPLD - Complex Programmable Logic Devices ispJTAG 2.5V 7.5ns 256MC 128 I/O IND CPLD - Complex Programmable Logic Devices ispJTAG 1.8V 5ns 384MC 192 I/O IND
Is it lead-free? Contains lead Contains lead Contains lead
Is it Rohs certified? incompatible incompatible incompatible
Parts packaging code BGA BGA BGA
package instruction FTBGA-256 FTBGA-256 FTBGA-256
Contacts 256 256 256
Reach Compliance Code compliant compliant compliant
ECCN code EAR99 EAR99 EAR99
Base Number Matches 1 - 1
Maker - Lattice Lattice
Other features - YES YES
maximum clock frequency - 111 MHz 156 MHz
In-system programmable - YES YES
JESD-30 code - S-PBGA-B256 S-PBGA-B256
JESD-609 code - e0 e0
JTAG BST - YES YES
Humidity sensitivity level - 3 3
Dedicated input times - 4 4
Number of I/O lines - 128 192
Number of macro cells - 256 384
Number of terminals - 256 256
organize - 4 DEDICATED INPUTS, 128 I/O 4 DEDICATED INPUTS, 192 I/O
Output function - MACROCELL MACROCELL
Package body material - PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code - BGA BGA
Encapsulate equivalent code - BGA256,16X16,40 BGA256,16X16,40
Package shape - SQUARE SQUARE
Package form - GRID ARRAY GRID ARRAY
Peak Reflow Temperature (Celsius) - 225 225
power supply - 2.5 V 1.8 V
Programmable logic type - EE PLD EE PLD
propagation delay - 7.5 ns 5 ns
Certification status - Not Qualified Not Qualified
Maximum supply voltage - 2.7 V 1.95 V
Minimum supply voltage - 2.3 V 1.65 V
Nominal supply voltage - 2.5 V 1.8 V
surface mount - YES YES
technology - CMOS CMOS
Terminal surface - Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37)
Terminal form - BALL BALL
Terminal pitch - 1 mm 1 mm
Terminal location - BOTTOM BOTTOM
Maximum time at peak reflow temperature - 30 30
Mobile Phone Usage Habits Survey
If you are used to putting your phone in your trouser pocket, do you put it on the left or right? ? It’s a little too small to be spread out, please don’t blame me!...
thingwind Embedded System
Which industry has the highest salary for electronic hardware engineers?
Which field has a relatively high salary for electronic hardware engineers? Which industry has the greatest demand? Automotive electronics, security, communications, medical, industrial automation, dr...
micon Talking about work
What are the classic textbooks on RF integrated circuits?
[1] Thomas H. Lee, The Design of CMOS Radio-Frequency Integrated Circuits. Cambridge University Press, 1998. Chinese translation: Yu Zhiping and Zhou Runde of Tsinghua University: CMOS RFIC Design. Pu...
john_wang RF/Wirelessly
Proteus 8.4 interface changes significantly
Look at this. If you don’t have a board, just use this. It saves money and effort!...
平湖秋月 Microcontroller MCU
Recommended classic books on software development (Part 2) --- "Peopleware"
[i=s]This post was last edited by tiankai001 on 2015-2-27 17:20[/i] [align=center][size=5][b]Peopleware[/b][/size][/align] [size=4][color=#111111][font=Helvetica, Arial, sans-serif]On the title page o...
tiankai001 Download Centre
Understanding Battery Charger IC Specifications
[i=s]This post was last edited by dontium on 2015-1-23 11:42[/i] [media=x,500,375]v.youku./v_show/id_XNzI3NzMzMjQ4.html[/media]...
德州仪器_视频 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 426  1487  1275  2804  1293  9  30  26  57  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号