EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVC162373ADL-T

Description
Latches 3.3V 16 D-TP TRNSP LTCH 30 OHM
Categorylogic    logic   
File Size128KB,18 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric Compare View All

74LVC162373ADL-T Online Shopping

Suppliers Part Number Price MOQ In stock  
74LVC162373ADL-T - - View Buy Now

74LVC162373ADL-T Overview

Latches 3.3V 16 D-TP TRNSP LTCH 30 OHM

74LVC162373ADL-T Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerNXP
Reach Compliance Codeunknown
seriesLVC/LCX/Z
JESD-30 codeR-PDSO-G48
JESD-609 codee4
length15.875 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeBUS DRIVER
Humidity sensitivity level1
Number of digits8
Number of functions2
Number of ports2
Number of terminals48
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE WITH SERIES RESISTOR
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)9 ns
Certification statusNot Qualified
Maximum seat height2.8 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)1.2 V
Nominal supply voltage (Vsup)2.7 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceNICKEL PALLADIUM GOLD
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width7.5 mm
Base Number Matches1
74LVC162373A; 74LVCH162373A
16-bit D-type transparent latch; 30
series termination
resistors; 5 V tolerant inputs/outputs; 3-state
Rev. 4 — 14 May 2013
Product data sheet
1. General description
The 74LVC162373A and 74LVCH162373A are 16-bit D-type transparent latches with
separate D-type inputs with bus hold (74LVCH162373A only) for each latch and 3-state
outputs for bus-oriented applications. One latch enable (pin nLE) input and one output
enable (pin nOE) are provided for each octal. Inputs can be driven from either 3.3 V or 5 V
devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow
the use of these devices in mixed 3.3 V and 5 V applications. The device consists of two
sections of eight D-type transparent latches with 3-state true outputs. When pin nLE is
HIGH, data at the corresponding data inputs (pins nDn) enter the latches. In this condition,
the latches are transparent, that is, the latch output changes each time its corresponding
data inputs changes. When pin nLE is LOW, the latches store the information that was
present at the data inputs a set-up time preceding the HIGH to LOW transition of pin
nLE.When pin nOE is LOW, the contents of the eight latches are available at the outputs.
When pin nOE is HIGH, the outputs go to the high-impedance OFF-state. Operation of the
nOE input does not affect the state of the latches.
The device is designed with 30
series termination resistors in both HIGH and LOW
output stages to reduce line noise. Bus hold on data inputs eliminates the need for
external pull-up resistors to hold unused inputs.
2. Features and benefits
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Multibyte flow-through standard pinout architecture
Multiple low inductance supply pins for minimum noise and ground bounce
Direct interface with TTL levels
All data inputs have bus hold (74LVCH162373A only)
High-impedance when V
CC
= 0 V
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)

74LVC162373ADL-T Related Products

74LVC162373ADL-T 74LVC162373ADL 74LVCH162373ADL 74LVCH162373ADL-T
Description Latches 3.3V 16 D-TP TRNSP LTCH 30 OHM Latches 3.3V 16 D-TP TRNSP LTCH 30 OHM Latches 16-BIT 5V TOL I/O BUFFER TRAN Latches 16-BIT 5V TOL I/O BUFFER TRAN
Is it lead-free? Lead free Lead free Lead free Lead free
Is it Rohs certified? conform to conform to conform to conform to
Maker NXP NXP NXP NXP
Reach Compliance Code unknown compliant compliant unknown
series LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z LVC/LCX/Z
JESD-30 code R-PDSO-G48 R-PDSO-G48 R-PDSO-G48 R-PDSO-G48
JESD-609 code e4 e4 e4 e4
length 15.875 mm 15.875 mm 15.875 mm 15.875 mm
Load capacitance (CL) 50 pF 50 pF 50 pF 50 pF
Logic integrated circuit type BUS DRIVER BUS DRIVER BUS DRIVER BUS DRIVER
Humidity sensitivity level 1 1 1 1
Number of digits 8 8 8 8
Number of functions 2 2 2 2
Number of ports 2 2 2 2
Number of terminals 48 48 48 48
Maximum operating temperature 125 °C 125 °C 125 °C 125 °C
Minimum operating temperature -40 °C -40 °C -40 °C -40 °C
Output characteristics 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR 3-STATE WITH SERIES RESISTOR
Output polarity TRUE TRUE TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SSOP SSOP SSOP SSOP
Package shape RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 260 260 260 260
propagation delay (tpd) 9 ns 9 ns 9 ns 9 ns
Certification status Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 2.8 mm 2.8 mm 2.8 mm 2.8 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V
Minimum supply voltage (Vsup) 1.2 V 1.2 V 1.2 V 1.2 V
Nominal supply voltage (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V
surface mount YES YES YES YES
technology CMOS CMOS CMOS CMOS
Temperature level AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE AUTOMOTIVE
Terminal surface NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD
Terminal form GULL WING GULL WING GULL WING GULL WING
Terminal pitch 0.635 mm 0.635 mm 0.635 mm 0.635 mm
Terminal location DUAL DUAL DUAL DUAL
Maximum time at peak reflow temperature 30 30 30 30
width 7.5 mm 7.5 mm 7.5 mm 7.5 mm
Base Number Matches 1 1 1 1
BlueNRG, BlueNRG-MS Stack Programming Guide
The main purpose of this document is to provide developers with some reference guidance on how to use BlueNRG and BlueNRG-MS stack API to develop low-power Bluetooth (BLE) host applications....
谍纸天眼 ST - Low Power RF
Smart wearable classic data collection
Wearable device Bluetooth communication download: https://download.eeworld.com.cn/detail/jujuyaya222/610878 Download the complete set of Baidu wristband open source project data: https://download.eewo...
高进 Download Centre
Soliciting DIY CNC experimental power supply display panel design
In order to enrich the activity of this DIY CNC power supply, and coincidentally the site launches a group purchase of the 430 ferroelectric experimental board, in order to allow more netizens to part...
chunyang DIY/Open Source Hardware
Embedded Systems Designer Exam Outline
Embedded Systems Designer Exam Outline I. Exam Instructions 1. Exam Requirements:   (1) Master the basic scientific knowledge;   (2) Master the hardware and software knowledge of embedded systems;   (...
fighting Embedded System
msp430datasheet
msp430 x11x datasheet...
ljjiayou Microcontroller MCU
Op amp
As shown in the attachment, this op amp can achieve current Ip output: There is a certain relationship between current Ip and voltage Vdem. Why does the circuit I built not work? Can someone help anal...
hsleung Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 890  1814  1857  1589  2761  18  37  38  32  56 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号