EEWORLDEEWORLDEEWORLD

Part Number

Search

74AUP2G32GM125

Description
Logic Gates 1.8V DUAL L-POW DUAL
Categorysemiconductor    logic   
File Size249KB,22 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric View All

74AUP2G32GM125 Online Shopping

Suppliers Part Number Price MOQ In stock  
74AUP2G32GM125 - - View Buy Now

74AUP2G32GM125 Overview

Logic Gates 1.8V DUAL L-POW DUAL

74AUP2G32GM125 Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerNXP
Product CategoryLogic Gates
RoHSDetails
Logic FamilyAUP
Number of Gates2 Gate
Number of Input Lines2 Input
Number of Output Lines1 Output
High Level Output Current- 4 mA
Low Level Output Current4 mA
Propagation Delay Time19.1 ns
Supply Voltage - Max3.6 V
Supply Voltage - Min0.8 V
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 125 C
Mounting StyleSMD/SMT
Package / CaseXQFN8U
PackagingCut Tape
PackagingMouseReel
PackagingReel
FunctionOR
Height0.45 mm
Length1.6 mm
Width1.6 mm
Logic TypeCMOS
NumOfPackaging3
Operating Supply Voltage1.8 V, 2.5 V, 3.3 V
Factory Pack Quantity4000
74AUP2G32
Rev. 8 — 3 July 2017
Low-power dual 2-input OR gate
Product data sheet
1
General description
The 74AUP2G32 provides dual 2-input OR function.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
. The I
OFF
circuitry disables the output, preventing a damaging backflow current through the device
when it is powered down.
2
Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9 μA (maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from -40 °C to +85 °C and -40 °C to +125 °C

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1668  2663  1780  1803  2884  34  54  36  37  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号