EEWORLDEEWORLDEEWORLD

Part Number

Search

723642L12PQFG

Description
FIFO 1K x 36 x 2 SyncBiFIFO, 5.0V
Categorystorage   
File Size191KB,24 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

723642L12PQFG Online Shopping

Suppliers Part Number Price MOQ In stock  
723642L12PQFG - - View Buy Now

723642L12PQFG Overview

FIFO 1K x 36 x 2 SyncBiFIFO, 5.0V

723642L12PQFG Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerIDT (Integrated Device Technology, Inc.)
Product CategoryFIFO
Package / CasePQFP-132
Height3.55 mm
Length24.13 mm
Width24.13 mm
CMOS SyncBiFIFO
TM
256 x 36 x 2, 512 x 36 x 2,
1,024 x 36 x 2
FEATURES:
IDT723622
IDT723632
IDT723642
Memory storage capacity:
IDT723622 – 256 x 36 x 2
IDT723632 – 512 x 36 x 2
IDT723642 – 1,024 x 36 x 2
Free-running CLKA and CLKB may be asynchronous or
coincident (simultaneous reading and writing of data on a single
clock edge is permitted)
Two independent clocked FIFOs buffering data in opposite
directions
Mailbox bypass register for each FIFO
Programmable Almost-Full and Almost-Empty flags
Microprocessor Interface Control Logic
IRA, ORA,
AEA,
and
AFA
flags synchronized by CLKA
IRB, ORB,
AEB,
and
AFB
flags synchronized by CLKB
Supports clock frequencies up to 66.7MHz
Fast access times of 10ns
Available in space-saving 120-pin Thin Quad Flatpack (TQFP)
Green parts available
DESCRIPTION:
The IDT723622/723632/723642 are a monolithic, high-speed, low-power,
CMOS Bidirectional SyncFIFO (clocked) memory which supports clock fre-
quencies up to 66.7MHz and have read access times as fast as 10ns.
Two independent 256/512/1,024 x 36 dual-port SRAM FIFOs on board
each chip buffer data in opposite directions. Communication between
each port may bypass the FIFOs via two 36-bit mailbox registers. Each
mailbox register has a flag to signal when new mail has been stored.
These devices are a synchronous (clocked) FIFO, meaning each port
employs a synchronous interface. All data transfers through a port are gated
to the LOW-to-HIGH transition of a port clock by enable signals. The clocks for
each port are independent of one another and can be asynchronous or
FUNCTIONAL BLOCK DIAGRAM
CLKA
CSA
W/RA
ENA
MBA
Mail 1
Register
MBF1
Input
Register
RST1
FIFO1,
Mail1
Reset
Logic
36
RAM
ARRAY
256 x 36
512 x 36
1,024 x 36
Output
Register
Port-A
Control
Logic
36
Write
Pointer
Read
Pointer
ORB
AEB
IRA
AFA
FIFO 1
Status Flag
Logic
FS
0
FS
1
A
0
- A
35
ORA
AEA
Programmable Flag
Offset Registers
10
FIFO 2
B
0
- B
35
Status Flag
Logic
Write
Pointer
36
IRB
AFB
36
Read
Pointer
RAM
ARRAY
256 x 36
512 x 36
1,024 x 36
Mail 2
Register
Output
Register
FIFO2,
Mail2
Reset
Logic
RST2
Input
Register
Port-B
Control
Logic
CLKB
CSB
W/RB
ENB
MBB
3022 drw 01
MBF2
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncBiFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
FEBRUARY 2015
DSC-3022/6
1
©
2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 813  1184  1462  2695  1387  17  24  30  55  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号