EEWORLDEEWORLDEEWORLD

Part Number

Search

MM74HC4049N

Description
Buffers & Line Drivers Hex Inv Converter
Categorylogic    logic   
File Size69KB,6 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

MM74HC4049N Online Shopping

Suppliers Part Number Price MOQ In stock  
MM74HC4049N - - View Buy Now

MM74HC4049N Overview

Buffers & Line Drivers Hex Inv Converter

MM74HC4049N Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerFairchild
Parts packaging codeDIP
package instructionDIP, DIP16,.3
Contacts16
Reach Compliance Codeunknown
Other featuresCMOS-TTL LEVEL TRANSLATOR
seriesHC/UH
JESD-30 codeR-PDIP-T16
JESD-609 codee3
length19.305 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeINVERTER
MaximumI(ol)0.004 A
Number of functions6
Number of entries1
Number of terminals16
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP16,.3
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)NOT APPLICABLE
power supply2/6 V
Prop。Delay @ Nom-Sup20 ns
propagation delay (tpd)100 ns
Certification statusNot Qualified
Schmitt triggerNO
Maximum seat height5.08 mm
Maximum supply voltage (Vsup)6 V
Minimum supply voltage (Vsup)2 V
Nominal supply voltage (Vsup)4.5 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT APPLICABLE
width7.62 mm
Base Number Matches1
MM74HC4049 • MM74HC4050 Hex Inverting Logic Level Down Converter • Hex Logic Level Down Converter
February 1984
Revised October 1999
MM74HC4049 • MM74HC4050
Hex Inverting Logic Level Down Converter •
Hex Logic Level Down Converter
General Description
The MM74HC4049 and the MM74HC4050 utilize
advanced silicon-gate CMOS technology, and have a mod-
ified input protection structure that enables these parts to
be used as logic level translators which will convert high
level logic to a low level logic while operating from the low
logic supply. For example, 0–15V CMOS logic can be con-
verted to 0–5V logic when using a 5V supply. The modified
input protection has no diode connected to V
CC
, thus allow-
ing the input voltage to exceed the supply. The lower zener
diode protects the input from both positive and negative
static voltages. In addition each part can be used as a sim-
ple buffer or inverter without level translation. The
MM74HC4049 is pin and functionally compatible to the
CD4049BC and the MM74HC4050 is compatible to the
CD4050BC
Features
s
Typical propagation delay: 8 ns
s
Wide power supply range: 2V–6V
s
Low quiescent supply current: 20
µA
maximum (74HC)
s
Fanout of 10 LS-TTL loads
Ordering Code:
Order Number
MM74HC4049M
MM74HC4049SJ
MM74HC4049MTC
MM74HC4049N
MM74HC4050M
MM74HC4050SJ
MM74HC4050MTC
MM74HC4050N
Package Number Package Description
M16A
M16D
MTC16
N16E
M16A
M16D
MTC16
N16E
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153. 4.4mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153. 4.4mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagrams
MM74HC4049
MM74HC4050
© 1999 Fairchild Semiconductor Corporation
DS005214
www.fairchildsemi.com

MM74HC4049N Related Products

MM74HC4049N
Description Buffers & Line Drivers Hex Inv Converter
Is it Rohs certified? conform to
Maker Fairchild
Parts packaging code DIP
package instruction DIP, DIP16,.3
Contacts 16
Reach Compliance Code unknown
Other features CMOS-TTL LEVEL TRANSLATOR
series HC/UH
JESD-30 code R-PDIP-T16
JESD-609 code e3
length 19.305 mm
Load capacitance (CL) 50 pF
Logic integrated circuit type INVERTER
MaximumI(ol) 0.004 A
Number of functions 6
Number of entries 1
Number of terminals 16
Maximum operating temperature 85 °C
Minimum operating temperature -40 °C
Package body material PLASTIC/EPOXY
encapsulated code DIP
Encapsulate equivalent code DIP16,.3
Package shape RECTANGULAR
Package form IN-LINE
Peak Reflow Temperature (Celsius) NOT APPLICABLE
power supply 2/6 V
Prop。Delay @ Nom-Sup 20 ns
propagation delay (tpd) 100 ns
Certification status Not Qualified
Schmitt trigger NO
Maximum seat height 5.08 mm
Maximum supply voltage (Vsup) 6 V
Minimum supply voltage (Vsup) 2 V
Nominal supply voltage (Vsup) 4.5 V
surface mount NO
technology CMOS
Temperature level INDUSTRIAL
Terminal surface Matte Tin (Sn)
Terminal form THROUGH-HOLE
Terminal pitch 2.54 mm
Terminal location DUAL
Maximum time at peak reflow temperature NOT APPLICABLE
width 7.62 mm
Base Number Matches 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1992  2101  954  219  2728  41  43  20  5  55 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号