EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72V8985PV

Description
3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256
File Size135KB,14 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

IDT72V8985PV Overview

3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256

3.3 VOLT TIME SLOT INTERCHANGE
DIGITAL SWITCH
256 x 256
FEATURES:
IDT72V8985
256 x 256 channel non-blocking switch
Automatic signal identification (ST-BUS
®
, GCI)
8 RX inputs—32 channels at 64 Kbit/s per serial line
8 TX outputs—32 channels at 64 Kbit/s per serial line
Three-state serial outputs
Microprocessor Interface (8-bit data bus)
Frame Integrity for data applications
3.3V Power Supply
Available in 44-pin Plastic Leaded Chip Carrier (PLCC),
48-pin Small Shrink Outline Package (SSOP), and 44-pin Plastic
Quad Flatpack (PQFP)
Operating Temperature Range -40°C to +85°C
°
°
3.3V I/O with 5V Tolerant Inputs
and write access to individual channels. As an important function of a digital
switch is to maintain sequence integrity and minimize throughput delay, the
IDT72V8985 is an ideal solution for most switching needs.
FUNCTIONAL DESCRIPTION
Frame sequence, constant throughput delay, and guaranteed minimum
delay are high priority requirements in today’s integrated data and multimedia
networks. The IDT72V8985 provides these functions on a per-channel basis
using a standard microprocessor control interface. Each of the eight serial lines
is designed to switch 64 Kbit/s PCM or N x 64 Kbit/s data.
In Processor Mode, the microprocessor can access the input and output time
slots to control other devices such as ISDN transceivers and trunk interfaces.
Supporting both GCI and ST-BUS
®
formats, IDT72V8985 has incorporated an
internal circuit to automatically identify the polarity and format of the frame
synchronization.
A functional block diagram of the IDT72V8985 device is shown on page 1.
The serial streams operate continuously at 2.048 Mb/s and are arranged in
125µs wide frames each containing 32, 8-bit channels. Eight input (RX0-7) and
eight output (TX0-7) serial streams are provided in the IDT72V8985 device
allowing a complete 256 x 256 channel non-blocking switch matrix to be
constructed. The serial interface clock for the device is 4.096 MHz.
DESCRIPTION:
The IDT72V8985 is a ST-BUS
®
/GCI compatible digital switch controlled by
a microprocessor. The IDT72V8985 can handle as many as 256, 64 Kbit/s input
and output channels. Those 256 channels are divided into 8 serial inputs and
outputs, each of which consists of 32 channels. The IDT72V8985 provides per-
channel variable or constant throughput delay modes and microprocessor read
FUNCTIONAL BLOCK DIAGRAM
C4i
F0i
V
CC
GND
RESET
(1)
ODE
RX0
RX1
RX2
RX3
RX4
RX5
RX6
RX7
Timing
Unit
TX0
Output MUX
Transmit
Serial Data
Streams
TX1
TX2
Receive
Serial Data
Streams
Data
Memory
Control Register
Connection
Memory
TX3
TX4
TX5
TX6
TX7
Microprocessor Interface
5707 drw01
DS
CS
R/W A0/
DTA
D0/
A5
D7
NOTE:
1. The
RESET
Input is only provided on the SSOP package.
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The ST-BUS
is a trademark of Mitel Corp.
CCO
AUGUST 2003
DSC-5707/5
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72V8985PV Related Products

IDT72V8985PV IDT72V8985 IDT72V8985DB IDT72V8985J
Description 3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256 3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256 3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256 3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 256 x 256
VGA Interface Design for ARM Embedded Platform (ADV7120)
Most embedded products use LCD as their display terminal. However, in some applications that require large-screen displays, industrial-grade LCDs are expensive, and existing large-screen displays (inc...
jamieyang ARM Technology
Issues that should be paid attention to when using CMOS circuits
CMOS circuits are very susceptible to electrostatic charges due to their high input impedance. To prevent electrostatic breakdown, standard protection circuits are added to the input terminals when CM...
tiankai001 Analog electronics
Help
Friends, please help me. I urgently need a graduation thesis on "Digital Clock Design Based on FPGA" in VHDL language. The functions to be realized are: hour, minute and second display, accurate timin...
铃声响了 FPGA/CPLD
[BBB proposal submission] Simple spectrum analyzer based on BBB
[table] [tr][td]Function realization[/td][td] Display the audio spectrum on the LCD screen of BBB[/td][/tr] [tr][td] Hardware circuit design[/td][td] Audio acquisition circuit, and some signal amplifi...
airqj DSP and ARM Processors
EEWORLD University ---- Wide input DC-DC converters that meet low quiescent current requirements in industrial applications
Wide Input DC-DC Converters for Low Quiescent Current Requirements in Industrial Applications : https://training.eeworld.com.cn/course/5263Low quiescent current (Iq) consumption of dc-dc converters is...
hi5 Talking
I need help from you all: I modified the program in IAR, but the executable file did not change!
I modified the program code directly in the IAR compiler, and after compiling, the generated executable file is exactly the same as before the modification, without any changes.I have been debugging f...
gshlsh Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1466  89  1207  79  712  30  2  25  15  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号