EEWORLDEEWORLDEEWORLD

Part Number

Search

5P49V5929B509NLGI8

Description
Clock Generators & Support Products VersaClock 5 CLK Gen 9 LVCMOS 200MHz
Categorysemiconductor    Analog mixed-signal IC   
File Size340KB,27 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

5P49V5929B509NLGI8 Online Shopping

Suppliers Part Number Price MOQ In stock  
5P49V5929B509NLGI8 - - View Buy Now

5P49V5929B509NLGI8 Overview

Clock Generators & Support Products VersaClock 5 CLK Gen 9 LVCMOS 200MHz

5P49V5929B509NLGI8 Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerIDT (Integrated Device Technology, Inc.)
Product CategoryClock Generators & Support Products
RoHSDetails
PackagingReel
Factory Pack Quantity2500
Programmable Clock Generator
5P49V5929
DATASHEET
Description
The 5P49V5929 is a programmable clock generator intended
for high performance consumer, networking, industrial,
computing, and data-communications applications.
Configurations may be stored in on-chip One-Time
Programmable (OTP) memory or changed using I
2
C
interface. This is IDT’s fifth generation of programmable clock
technology (VersaClock
®
5).
The frequencies are generated from a single reference clock.
The reference clock can come from one of the two redundant
clock inputs. A glitchless manual switchover function allows
one of the redundant clocks to be selected during normal
operation.
Two select pins allow up to 4 different configurations to be
programmed and accessible using processor GPIOs or
bootstrapping. The different selections may be used for
different operating modes (full function, partial function, partial
power-down), regional standards (US, Japan, Europe) or
system production margin testing.
The device may be configured to use one of two I
2
C
addresses to allow multiple devices to be used in a system.
Features
Generates up to four independent output frequencies
High performance, low phase noise PLL, <0.7 ps RMS
typical phase jitter on outputs
Four fractional output dividers (FODs)
Independent Spread Spectrum capability on each output
pair
Four banks of internal non-volatile in-system
programmable or factory programmable OTP memory
I
2
C serial programming interface
Nine LVCMOS outputs, including one reference output
I/O Standards:
– Single-ended I/Os: 1.8V to 3.3V LVCMOS
Input frequency ranges:
– LVCMOS Reference Clock Input (XIN/REF) – 1MHz to
200MHz
– LVDS, LVPECL, HCSL Differential Clock Input (CLKIN,
CLKINB) – 1MHz to 200MHz
– Crystal frequency range: 8MHz to 40MHz
Pin Assignment
OUT0_SEL_I2CB
Output frequency ranges:
– LVCMOS Clock Outputs – 1MHz to 200MHz
Individually selectable output voltage (1.8V, 2.5V, 3.3V) for
each output pair
Redundant clock inputs with manual switchover
Programmable loop bandwidth
Programmable slew rate control
Programmable crystal load capacitance
Individual output enable/disable
Power-down mode
1.8V, 2.5V or 3.3V core V
DDD
, V
DDA
Available in 24-pin VFQFPN 4mm x 4mm package
-40° to +85°C industrial temperature operation
V
DDO
0
V
DDO
1
OUT1
CLKIN
CLKINB
XOUT
XIN/REF
V
DDA
CLKSEL
24 23 22 21 20 19
1
18
2
3
4
5
6
7
8
9
17
OUT2
V
DDD
V
DDO
2
OUT3
OUT4
V
DDO
3
OUT5
OUT6
EPAD
GND
16
15
14
13
10 11 12
SEL1/SDA
SEL0/SCL
SD/OE
V
DDO
4
24-pin VFQFPN
5P49V5929 MARCH 3, 2017
1
©2017 Integrated Device Technology, Inc.
OUT7
OUT8
Our company is in urgent need of a senior technical support engineer (working in Tianjin)
Company Overview: Tianjin Chuangxin Microelectronics Technology Co., Ltd. (Innova) is a research and development enterprise mainly engaged in R&D, design and development of integrated circuit products...
innova Recruitment
How to improve reliability in FPGA board design?
Everyone is welcome to speak!...
eeleader FPGA/CPLD
A single-stage power factor correction circuit with constant power control
A single-stage power factor correction circuit with constant power control Abstract: A single-stage power factor correction circuit with constant power control is proposed. The power factor correction...
zbz0529 Industrial Control Electronics
Reprinted------Transformer Same Name Terminal Detection Method
I find it very useful, so I’d like to share it with you....
lovelee Integrated technical exchanges
How to develop GPS and what equipment is needed? How to choose GPS module and MCU
I am studying GPS devices recently, but I don't know what kind of development board I need to develop GPS. How to choose GPS module and MCU? Are there any standards? Can anyone with development experi...
wangxuguang150 Embedded System
Why does the transceiver use a bitslip module at the receiving end and how to implement it?
RT. The altlvds_tx and altlvds_rx cores are used. After the serial-to-parallel conversion at the receiving end, a bitslip module is used. It seems to have completed a bit shift function. I don't quite...
robertslyh FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1618  2717  1760  2313  2559  33  55  36  47  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号