EEWORLDEEWORLDEEWORLD

Part Number

Search

Z8S18033VSC

Description
Microprocessors - MPU 33MHz STATIC Z180
Categorysemiconductor    The embedded processor and controller   
File Size2MB,71 Pages
ManufacturerZilog, Inc.
Websitehttps://www.zilog.com/
Download Datasheet Parametric View All

Z8S18033VSC Online Shopping

Suppliers Part Number Price MOQ In stock  
Z8S18033VSC - - View Buy Now

Z8S18033VSC Overview

Microprocessors - MPU 33MHz STATIC Z180

Z8S18033VSC Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerZilog, Inc.
Product CategoryMicroprocessors - MPU
RoHSN
Mounting StyleSMD/SMT
Package / CasePLCC-68
CoreZ80
Number of Cores1 Core
Data Bus Width8 bit
Maximum Clock Frequency33 MHz
L1 Cache Instruction Memory-
L1 Cache Data Memory-
Operating Supply Voltage5 V
Minimum Operating Temperature0 C
Maximum Operating Temperature+ 70 C
PackagingTube
Memory TypeROMLess
Interface TypeSCI
I/O Voltage5 V
Moisture SensitiveYes
Number of Timers/Counters2 x 16 bit
Processor SeriesZ80
Factory Pack Quantity20
Watchdog TimersNo Watchdog Timer
Unit Weight0.171777 oz
2
4'.+/+0#4;
2
41&7%6
5
2'%+(+%#6+10
<5<.
'
0*#0%'&
< /
+%41241%'5514
1
(('45
(
#56'4
'
:'%76+10

2
19'4
5
#8'4
/
1&'
 .
19
'/+
('#674'5
Code Compatible with ZiLOG Z80
®
CPU
Extended Instructions
Two Chain-Linked DMA Channels
Low Power-Down Modes
On-Chip Interrupt Controllers
Three On-Chip Wait-State Generators
On-Chip Oscillator/Generator
Expanded MMU Addressing (Up to 1 MB)
Clocked Serial I/O Port
Two 16-Bit Counter/Timers
Two Enhanced UARTs (up to 512 Kbps)
Clock Speeds: 10, 20, 33 MHz
Operating Range: 5V (3.3V@ 20 MHz)
Operating Temperature Range: 0°C to +70°C
–40°C to +85°C Extended Temperature Range
Three Packaging Styles
– 68-Pin PLCC
– 64-Pin DIP
– 80-Pin QFP
)'0'4#. &'5%4+26+10
The enhanced Z8S180/Z8L180
significantly improves on
previous Z80180 models, while still providing full back-
ward compatibility with existing ZiLOG Z80 devices. The
Z8S180/Z8L180 now offers faster execution speeds, pow-
er-saving modes, and EMI noise reduction.
This enhanced Z180
design also incorporates additional
feature enhancements to the ASCIs, DMAs, and
56#0&$;
mode power consumption. With the addition of ESCC-like
Baud Rate Generators (BRGs), the two ASCIs offer the flex-
ibility and capability to transfer data asynchronously at rates
of up to 512 Kbps. In addition, the ASCI receiver features
a 4-byte first in/first out (FIFO) buffer which reduces the
likelihood of overrun errors. The DMAs have been modified
to allow for chain-linking of the two DMA channels when
set to take their DMA requests from the same peripherals
device. This feature allows for nonstop DMA operation be-
tween the two DMA channels.
Not only does the Z8S180/Z8L180 consume less power dur-
ing normal operations than the previous model, it offers
three modes intended to further reduce power consumption.
Power consumption during
56#0&$;
Mode is reduced to
10
µA
by stopping the external oscillators and internal
clock. The
5.''2
mode reduces power by placing the CPU
into a stopped state, consuming less current while the on-
chip I/O devices still operate. The
5;56'/ 5612
mode
places both the CPU and the on-chip peripherals into a
stopped mode, reducing power consumption even further.
A new clock-doubler feature in the Z8S180/Z8L180 allows
the internal clock speed to be twice the external clock speed.
As a result, system cost is reduced by allowing the use of
lower-cost, lower-frequency crystals.
The Enhanced Z180 is housed in 80-pin QFP, 68-pin PLCC,
and 64-pin DIP packages.
0QVG
All Signals with an overline are active Low. For exam-
ple: B/W, in which WORD is active Low; or B/W, in
which BYTE is active Low.
&5</2

C2000 TMS320F28379D SCID SCIB configuration and use
TI's official routines only give the configuration of SCIA and not the configuration methods of other SCIs. In fact, the configurations of these are the same. The following takes the configuration of ...
Aguilera Microcontroller MCU
Dear experts, what is the function of R3 and NET point on the fourth stage op amp in the ultrasonic receiving circuit?
[i=s] This post was last edited by Save the Little P Child on 2021-2-25 16:45[/i]Ultrasonic receiving circuit...
拯救小p孩 Analog electronics
Authoritative sources refute new arguments for analog circuit design
At the International Solid-State Circuits Conference (ISSCC), a group of analog experts, mostly university professors and researchers, specifically refuted the argument that the "golden age" of analog...
fighting Analog electronics
Several questions about FOR loop statement
FOR loop statements can be used in VERILOG . VHDL simulation statements, but cannot be synthesized by synthesizers. As far as I know, VHDL syntax FOR I IN 0 TO 30 LOOP loop statements are supported by...
eeleader FPGA/CPLD
Analysis of fatal problems in the life of high-brightness LEDs
1. Heat management is the main problem in high-brightness LED applications   Since the p-type doping of III-nitrides is limited by the solubility of Mg acceptors and the high activation energy of hole...
探路者 LED Zone
Problems using barcode scanner in embedded Linux
The barcode scanner has a USB interface, so the USB driver has been installed. There will be a prompt after plugging in the scanner, but how to display the read barcode? Normally in Windows or Linux s...
shizibaihe Linux and Android

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2077  2036  1101  1983  1377  42  41  23  40  28 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号