EEWORLDEEWORLDEEWORLD

Part Number

Search

ZL50021GAC

Description
Enhanced 4 K Digital Switch with Stratum 3 DPLL
CategoryWireless rf/communication    Telecom circuit   
File Size952KB,136 Pages
ManufacturerZarlink Semiconductor (Microsemi)
Websitehttp://www.zarlink.com/
Download Datasheet Parametric Compare View All

ZL50021GAC Online Shopping

Suppliers Part Number Price MOQ In stock  
ZL50021GAC - - View Buy Now

ZL50021GAC Overview

Enhanced 4 K Digital Switch with Stratum 3 DPLL

ZL50021GAC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerZarlink Semiconductor (Microsemi)
package instructionBGA, BGA256,16X16,40
Reach Compliance Codecompliant
JESD-30 codeS-PBGA-B256
JESD-609 codee0
length17 mm
Humidity sensitivity level1
Number of functions1
Number of terminals256
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA256,16X16,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
power supply1.8,3.3 V
Certification statusNot Qualified
Maximum seat height1.8 mm
Nominal supply voltage1.8 V
surface mountYES
Telecom integrated circuit typesDIGITAL TIME SWITCH
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width17 mm
ZL50021
Enhanced 4 K Digital Switch with
Stratum 3 DPLL
Data Sheet
Features
4096-channel x 4096-channel non-blocking digital
Time Division Multiplex (TDM) switch at 8.192
and 16.384 Mbps or using a combination of ports
running at 2.048, 4.096, 8.192 and/or
16.384 Mbps
32 serial TDM input, 32 serial TDM output
streams
Integrated Digital Phase-Locked Loop (DPLL)
exceeds Telcordia GR-1244-CORE Stratum 3
specifications
Output clocks have less than 1 ns of jitter (except
for the 1.544 MHz output)
DPLL provides holdover, freerun and jitter
attenuation features with four independent
reference source inputs
Ordering Information
ZL50021GAC
256 Ball PBGA
ZL50021QCC
256 Lead LQFP
ZL50021QCG1
256 Lead LQFP*
ZL50021GAG2
256 Ball PBGA**
November 2006
*Pb Free Matte Tin
**Pb Free Tin/Silver/Copper
-40°C to +85°C
Trays
Trays
Trays, Bake &
Drypack
Trays, Bake &
Drypack
Programmable key DPLL parameters (filter corner
frequency, locking range, auto-holdover
hysteresis range, phase slope, lock detector
range)
Exceptional input clock cycle to cycle variation
tolerance (20 ns for all rates)
Output streams can be configured as bi-
directional for connection to backplanes
V
DD_CORE
V
DD_IO
V
DD_COREA
V
DD_IOA
V
SS
RESET
ODE
STi[31:0]
FPi
CKi
MODE_4M0
MODE_4M1
REF0
REF1
REF2
REF3
REF_FAIL0
REF_FAIL1
REF_FAIL2
REF_FAIL3
S/P Converter
Data Memory
P/S Converter
STio[31:0]
Input Timing
Connection Memory
Output HiZ
Control
STOHZ[15:0]
DPLL
Output Timing
FPo[3:0]
CKo[5:0]
FPo_OFF[2:0]
OSC_EN
OSC
Internal Registers &
Microprocessor Interface
Test Port
OSCo
DS_RD
R/W_WR
Figure 1 - ZL50021 Functional Block Diagram
Zarlink Semiconductor US Patent No. 5,602,884, UK Patent No. 0772912,
France Brevete S.G.D.G. 0772912; Germany DBP No. 69502724.7-08
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2004-2006, Zarlink Semiconductor Inc. All Rights Reserved.
MOT_INTEL
DTA_RDY
D[15:0]
A[13:0]
OSCi
TRST
TDi
TMS
TCK
IRQ
TDo
CS

ZL50021GAC Related Products

ZL50021GAC ZL50021QCG1 ZL50021GAG2
Description Enhanced 4 K Digital Switch with Stratum 3 DPLL Enhanced 4 K Digital Switch with Stratum 3 DPLL Enhanced 4 K Digital Switch with Stratum 3 DPLL
Maker Zarlink Semiconductor (Microsemi) Zarlink Semiconductor (Microsemi) Zarlink Semiconductor (Microsemi)
package instruction BGA, BGA256,16X16,40 LFQFP, BGA,
Reach Compliance Code compliant unknown unknown
JESD-30 code S-PBGA-B256 S-PQFP-G256 S-PBGA-B256
JESD-609 code e0 e3 e1
length 17 mm 28 mm 17 mm
Number of functions 1 1 1
Number of terminals 256 256 256
Maximum operating temperature 85 °C 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA LFQFP BGA
Package shape SQUARE SQUARE SQUARE
Package form GRID ARRAY FLATPACK, LOW PROFILE, FINE PITCH GRID ARRAY
Certification status Not Qualified Not Qualified Not Qualified
Maximum seat height 1.8 mm 1.6 mm 1.8 mm
Nominal supply voltage 1.8 V 1.8 V 1.8 V
surface mount YES YES YES
Telecom integrated circuit types DIGITAL TIME SWITCH DIGITAL TIME SWITCH DIGITAL TIME SWITCH
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal surface Tin/Lead (Sn/Pb) MATTE TIN TIN SILVER COPPER
Terminal form BALL GULL WING BALL
Terminal pitch 1 mm 0.4 mm 1 mm
Terminal location BOTTOM QUAD BOTTOM
width 17 mm 28 mm 17 mm

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1152  1906  2015  1366  2847  24  39  41  28  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号