EEWORLDEEWORLDEEWORLD

Part Number

Search

MM74HC573WM

Description
HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20
Categorylogic    logic   
File Size101KB,8 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

MM74HC573WM Online Shopping

Suppliers Part Number Price MOQ In stock  
MM74HC573WM - - View Buy Now

MM74HC573WM Overview

HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20

MM74HC573WM Parametric

Parameter NameAttribute value
Brand NameFairchild Semiconduc
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerFairchild
Parts packaging codeSOIC
package instructionSOP, SOP20,.4
Contacts20
Manufacturer packaging code20LD, SOIC, JEDEC MS013, .300\", WIDE BODY
Reach Compliance Codecompli
ECCN codeEAR99
Samacsys Descripti3-STATE Octal D-Type Latch
seriesHC/UH
JESD-30 codeR-PDSO-G20
JESD-609 codee3
length12.8015 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeBUS DRIVER
MaximumI(ol)0.006 A
Humidity sensitivity level1
Number of digits8
Number of functions1
Number of ports2
Number of terminals20
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP20,.4
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply2/6 V
Prop。Delay @ Nom-Su28 ns
propagation delay (tpd)194 ns
Certification statusNot Qualified
Maximum seat height2.65 mm
Maximum supply voltage (Vsup)6 V
Minimum supply voltage (Vsup)2 V
Nominal supply voltage (Vsup)4.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width7.5 mm
MM74HC573 3-STATE Octal D-Type Latch
September 1983
Revised May 2005
MM74HC573
3-STATE Octal D-Type Latch
General Description
The MM74HC573 high speed octal D-type latches utilize
advanced silicon-gate P-well CMOS technology. They pos-
sess the high noise immunity and low power consumption
of standard CMOS integrated circuits, as well as the ability
to drive 15 LS-TTL loads. Due to the large output drive
capability and the 3-STATE feature, these devices are ide-
ally suited for interfacing with bus lines in a bus organized
system.
When the LATCH ENABLE(LE) input is HIGH, the Q out-
puts will follow the D inputs. When the LATCH ENABLE
goes LOW, data at the D inputs will be retained at the out-
puts until LATCH ENABLE returns HIGH again. When a
HIGH logic level is applied to the OUTPUT CONTROL OC
input, all outputs go to a HIGH impedance state, regardless
of what signals are present at the other inputs and the state
of the storage elements.
The 74HC logic family is speed, function and pinout com-
patible with the standard 74LS logic family. All inputs are
protected from damage due to static discharge by internal
diode clamps to V
CC
and ground.
Features
s
Typical propagation delay: 18 ns
s
Wide operating voltage range: 2 to 6 volts
s
Low input current: 1
P
A maximum
s
Low quiescent current: 80
P
A maximum (74HC Series)
s
Compatible with bus-oriented systems
s
Output drive capability: 15 LS-TTL loads
Ordering Code:
Order Number
MM74HC573WM
MM74HC573SJ
MM74HC573MTC
MM74HC573N
Package Number
M20B
M20D
MTC20
N20A
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Truth Table
Output
Control
L
L
L
H
H
L
Q
0
Z
X
Latch
Enable
H
H
L
X
Data
Output
H
L
X
X
H
L
Q
0
Z
HIGH Level
LOW Level
Level of output before steady-state input conditions were established.
High Impedance
Don't Care
Top View
© 2005 Fairchild Semiconductor Corporation
DS005212
www.fairchildsemi.com

MM74HC573WM Related Products

MM74HC573WM MM74HC573 MM74HC573_05 MM74HC573MTC MM74HC573N
Description HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20 HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDIP20
series HC/UH HC/UH HC/UH HC/UH HC/UH
Number of digits 8 8 8 8 8
Number of functions 1 1 1 1 1
Number of ports 2 2 2 2 2
Number of terminals 20 20 20 20 20
Maximum operating temperature 85 °C 85 Cel 85 Cel 85 °C 85 °C
Minimum operating temperature -40 °C -40 Cel -40 Cel -40 °C -40 °C
Output characteristics 3-STATE 3-ST 3-ST 3-STATE 3-STATE
Output polarity TRUE TRUE TRUE TRUE TRUE
surface mount YES Yes Yes YES NO
Temperature level INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
Terminal form GULL WING GULL WING GULL WING GULL WING THROUGH-HOLE
Terminal location DUAL pair pair DUAL DUAL
Brand Name Fairchild Semiconduc - - Fairchild Semiconduc Fairchild Semiconduc
Is it lead-free? Lead free - - Lead free Lead free
Is it Rohs certified? conform to - - conform to conform to
Parts packaging code SOIC - - TSSOP DIP
package instruction SOP, SOP20,.4 - - TSSOP, TSSOP20,.25 0.300 INCH, PLASTIC, MS-001, DIP-20
Contacts 20 - - 20 20
Manufacturer packaging code 20LD, SOIC, JEDEC MS013, .300\", WIDE BODY - - 20LD, TSSOP, JEDEC MO-153, 4.4MM WIDE 20LD,MDIP,JEDEC MS-001, .300\" WIDE
Reach Compliance Code compli - - compli compli
ECCN code EAR99 - - EAR99 EAR99
JESD-30 code R-PDSO-G20 - - R-PDSO-G20 R-PDIP-T20
JESD-609 code e3 - - e4 e3
length 12.8015 mm - - 6.5 mm 26.075 mm
Load capacitance (CL) 50 pF - - 50 pF 50 pF
Logic integrated circuit type BUS DRIVER - - BUS DRIVER BUS DRIVER
MaximumI(ol) 0.006 A - - 0.006 A 0.006 A
Package body material PLASTIC/EPOXY - - PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP - - TSSOP DIP
Encapsulate equivalent code SOP20,.4 - - TSSOP20,.25 DIP20,.3
Package shape RECTANGULAR - - RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE - - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH IN-LINE
Peak Reflow Temperature (Celsius) NOT SPECIFIED - - NOT SPECIFIED NOT APPLICABLE
power supply 2/6 V - - 2/6 V 2/6 V
Prop。Delay @ Nom-Su 28 ns - - 28 ns 28 ns
propagation delay (tpd) 194 ns - - 194 ns 194 ns
Certification status Not Qualified - - Not Qualified Not Qualified
Maximum seat height 2.65 mm - - 1.2 mm 5.08 mm
Maximum supply voltage (Vsup) 6 V - - 6 V 6 V
Minimum supply voltage (Vsup) 2 V - - 2 V 2 V
Nominal supply voltage (Vsup) 4.5 V - - 4.5 V 4.5 V
technology CMOS - - CMOS CMOS
Terminal surface Matte Tin (Sn) - - Nickel/Palladium/Gold (Ni/Pd/Au) Matte Tin (Sn)
Terminal pitch 1.27 mm - - 0.65 mm 2.54 mm
Maximum time at peak reflow temperature NOT SPECIFIED - - NOT SPECIFIED NOT APPLICABLE
width 7.5 mm - - 4.4 mm 7.62 mm

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1837  2247  1920  127  2840  37  46  39  3  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号