EEWORLDEEWORLDEEWORLD

Part Number

Search

531MC367M000DGR

Description
LVPECL Output Clock Oscillator, 367MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531MC367M000DGR Overview

LVPECL Output Clock Oscillator, 367MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531MC367M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency367 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Announcement: Notes on posting in this forum
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:01[/i]Announcement: Notes on posting in this forum : 1. Any post that publishes advertisements, pornography, reactionary, attacks on ot...
yfee Mobile and portable
【Recommended】All Office Converter Platinum
[size=2][color=blue]I personally like All Office Converter Platinum, a very practical file format converter; it can realize batch conversion of word/pdf/txt/pictures, etc. [/color][/size] [size=2][/si...
open82977352 Analogue and Mixed Signal
BB Black Getting Started with OpenCV Configuration
[i=s]This post was last edited by lonerzf on 2014-5-18 11:32[/i] I was writing a paper in the past month, so I didn't visit the forum much. I don't know how much I have missed, so I'll learn it quickl...
lonerzf DSP and ARM Processors
Problems with arm linux transplantation
I wrote a driver for a custom USB device under Fedora8, and it has been verified to be fine. Now I am porting it to arm linux. After cross-compiling the driver, it can be successfully insmoded to the ...
梦里飘 Linux and Android
Why does the compilation fail when embedding the BRA instruction in CCS?
The embedded BRA instruction is as follows, the purpose is to force a jump to the address 0x20266 to execute __asm("BRA #20266");...
darkduck Microcontroller MCU
How to prepare for a software engineering interview
Posted by: Wang Xin, Google Engineer (Author Profile: Wang Xin, Google Engineer. Born in Beijing, moved to the United States with his parents when he was five years old. He skipped three grades in mid...
maker Talking about work

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1128  2070  2291  1739  349  23  42  47  36  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号