EEWORLDEEWORLDEEWORLD

Part Number

Search

531HA90M0000DGR

Description
CMOS/TTL Output Clock Oscillator, 90MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531HA90M0000DGR Overview

CMOS/TTL Output Clock Oscillator, 90MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531HA90M0000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency90 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
USB Memory Stick Development Kit for TMDX5535EZDSP Series
[i=s]This post was last edited by Aguilera on 2020-11-8 17:39[/i]The TMDX5535eZdsp is a small, ultra-low-cost, USB-powered DSP development kit that includes all the hardware and software needed to eva...
Aguilera DSP and ARM Processors
Serial port programming F28030
[size=5]Serial port programming F28030 [/size] C2Prog software: [url] www.codeskin.com/programmer [/url] 1. Set the DSP board boot mode to "SCI-A boot", and then power on the DSP board. 2. Open the C2...
abu315 Microcontroller MCU
Please advise on the Japanese font library in NAVI BSP
I would like to ask the experts who have made Japanese navigation programs, which of the following Japanese fonts is generally added to BSP? Ms Gothic&MS Pgothic&MS UI Gothic Ms Gothic&MS Pgothic&MS U...
kjpioo Embedded System
fpga_pwm
I used the Freescale company's Verilog HDL coding semiconductor reuse standard document head file format. // +FHDR------------------------------------------------------------------------// Copyright (...
wall_e FPGA/CPLD
Nucleo experience + GCC compilation environment
I used to use KEIL and the harmonious version, but I always felt bad about it. Recently, I completely switched to the Ubuntu environment and used GCC. I am used to make. The software version is: gcc-a...
gxliu08 stm32/stm8
Zhang Fan's driver development QQ group
I have set up a driver development group, QQ group: 49944346. I am Zhang Fan, the author of "Detailed Explanation of Windows Driver Development Technology", and I hope to communicate with you....
my_lemontree13 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1988  520  365  751  1605  41  11  8  16  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号