EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-8862801VXC

Description
Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CPGA84, PGA-84
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size1MB,59 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962-8862801VXC Overview

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CPGA84, PGA-84

5962-8862801VXC Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codePGA
package instructionPGA,
Contacts84
Reach Compliance Codeunknown
Address bus width16
boundary scanNO
maximum clock frequency12 MHz
letter of agreementMIL-STD-1553B
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
Maximum data transfer rate0.125 MBps
External data bus width16
JESD-30 codeS-CPGA-P84
JESD-609 codee4
length27.94 mm
low power modeNO
Number of serial I/Os2
Number of terminals84
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codePGA
Package shapeSQUARE
Package formGRID ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum seat height4.826 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationPERPENDICULAR
width27.94 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1
UT1553B BCRT
F
EATURES
p
Comprehensive MIL-STD-1553B dual-redundant
p
p
p
p
p
Bus Controller (BC) and Remote Terminal
(RT) functions
MIL-STD-1773 compatible
Multiple message processing capability in BC and
RT modes
Time-tagging and message logging in RT mode
Automatic polling and intermessage delay in
BC mode
Programmable interrupt scheme and internally
generated interrupt history list
p
Register-oriented architecture to enhance
p
p
p
p
p
p
programmability
DMA memory interface with 64K addressability
Internal self-test
Remote terminal operations in ASD/ENASD-certified
(SEAFAC)
The UT1553B BCRT is not available radiation-harden
ed
Packaged in 84-pin pingrid array, 84- and 132-lead
flatpack, 84-lead leadless chip carrier packages
Standard Microcircuit Drawing 5962-88628 available
- QML Q and V compliant
REGISTERS
MASTER
RESET
HIGH-PRIORITY
STD PRIORITY LEVEL
STD PRIORITY PULSE
INTERRUPT
HANDLER
CONTROL
STATUS
CURRENT BC BLOCK/
RT DESCRIPTOR SPACE
POLLING COMPARE
BC PROTOCOL
& MESSAGE
HANDLER
BUILT-IN-TEST WORD
CURRENT COMMAND
INTERRUPT LOG
LIST POINTER
HIGH-PRIORITY
INTERRUPT ENABLE
16
RT PROTOCOL
& MESSAGE
HANDLER
BUILT-
IN-
TEST
16
HIGH-PRIORITY
INTERRUPT STATUS/RESET
STANDARD INTERRUPT
ENABLE
RT ADDRESS
BUILT-IN-TEST
START COMMAND
PROGRAMMED RESET
DMA ARBITRATION
REGISTER CONTROL
DUAL-PORT MEMORY CONTROL
16
16
DATA
ADDRESS
RT TIMER TAG
RESET COMMAND
12MHZ
CLOCK &
RESET
LOGIC
1553
DATA
CHANNEL
A
1553
DATA
CHANNEL
B
DUAL
CHANNEL
ENCODER/
DECODER
MODULE
SERIAL to
PARALLEL-
CONVER-
SION
PARALLEL-
TO-SERIAL
CONVER-
SION
16
BUS
TRANSFER
LOGIC
16
TIMERON
TIMEOUT
ADDRESS
GENERATOR
16
DMA/CPU
CONTROL
16
Figure 1. BCRT Block Diagram
BCRT-1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1969  1580  1526  252  831  40  32  31  6  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号