EEWORLDEEWORLDEEWORLD

Part Number

Search

530RB1260M00DGR

Description
LVPECL Output Clock Oscillator, 1260MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530RB1260M00DGR Overview

LVPECL Output Clock Oscillator, 1260MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530RB1260M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1260 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Recommendations for antenna design for mobile devices.
Smartphone manufacturers are beginning to expand 5G support across their product lineups, with 5G’s high-bandwidth sub-6 GHz bands (n77/n78 and n79) and wider mmWave bands (n257-n261) used in premium ...
alan000345 RF/Wirelessly
Announcement: To make our forum less deserted, please post in time! (Recruiting moderators for each sub-forum)
Recently, I have seen many topics saying that our forum is deserted. Actually, what you said should be the truth. But how do you do it? You don't post the post after posting it. Maybe you will say, no...
20041143kk Embedded System
【Lattice technical problem】Error during debugging
There is a problem when debugging. Check that the target FPGA contains an LM32CPU with DEBUG_ENABLED equal to TRUE and that the FPGA has been configured correctly . DEBUG_ENABLE is true by default. Th...
eeleader FPGA/CPLD
ST7 C language
What is special about ST7's C language? How is it different from standard C language? Does it have special definitions for special function registers like C51?...
darkkingdom stm32/stm8
Infineon has launched a mobile game | Car water pump challenge is waiting for you!
The water pump is an important part of the car engine. In the car, the function of the water pump is to pressurize the car's coolant (usually water) and circulate the coolant to the radiator to form a...
EEWORLD社区 Motor Drive Control(Motor Control)
LeCroy China Market Activity Forecast for October 2010
LeCroy China October 2010 Marketing Activities PreviewLeCroy has been committed to strengthening communication and exchanges with customers through various means. In 2010, we will continue to hold var...
安_然 Test/Measurement

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1907  1235  1470  1961  143  39  25  30  40  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号