EEWORLDEEWORLDEEWORLD

Part Number

Search

531WC763M000DG

Description
CMOS/TTL Output Clock Oscillator, 763MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531WC763M000DG Overview

CMOS/TTL Output Clock Oscillator, 763MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531WC763M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency763 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
How is 1/2AVCC of ADC12 implemented in FR5969?
RT, the screenshot of the manual is as follows. When the ADC12BATMAP register is set to 1, it is 1/2AVCC. How is this 1/2 implemented inside the chip? Is it a resistor divider? What is the value of th...
lidonglei1 Microcontroller MCU
CC3200 module first article - wlan_ap routine test
1. This time, Lierda's CC3200 module is used. The CC3200 main clock is 80M. There is no internal flash and an external SPI Flash must be connected. This test uses Lierda Technology's CC3200 baseboard ...
Aguilera Wireless Connectivity
Altium Designer arc array pasting and polar coordinates usage
[size=3]It is like this. This afternoon (6/11), a friend asked me a question about pasting an arc array and put forward the requirements as shown in the figure below. [/size] [size=3] So I thought tha...
huaiqiao PCB Design
【My Nucleo】Look at the LCD
Nucleo has a slow computing speed and small storage space. In theory, it should not have a TFT LCD. However, this design uses a 240 X 400 TFT LCD with a touch screen using TSC2046. Of course, it canno...
dontium stm32/stm8
Help: Schematic diagram of universal charger!!
I am now working on my graduation project, designing a universal mobile phone charger, using a hand crank to generate electricity for the generator, which is then charged to a rechargeable battery aft...
h_g_y FPGA/CPLD
In peak current control, when the duty cycle is greater than 0.5, why is it necessary to add a ramp compensation circuit?
Help: In peak current control, when the duty cycle is greater than 0.5, why is it necessary to add a ramp compensation circuit?...
ohahaha Analogue and Mixed Signal

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2510  1272  2176  116  399  51  26  44  3  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号