EEWORLDEEWORLDEEWORLD

Part Number

Search

531PC142M000DGR

Description
CMOS Output Clock Oscillator, 142MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531PC142M000DGR Overview

CMOS Output Clock Oscillator, 142MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531PC142M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency142 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
physical size7.0mm x 5.0mm x 1.85mm
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Electronic racing does not do aircraft control, come and have a look
[i=s]This post was last edited by paulhyde on 2014-9-15 03:10[/i] Personally, I feel that it is not very realistic to make an airplane. The list of components includes small motors[/color][/size][/fon...
xinquan456 Electronics Design Contest
stm32 PWM triggers adc delay acquisition problem
My program design is: use PWM as a trigger source to trigger ADC acquisition and use DMA to fetch data to memory. My design is: PWM is connected to an external circuit to turn on the signal. Since the...
bigbat stm32/stm8
Those wiring skills required for high-frequency circuit design
High-frequency circuits are often highly integrated and have high wiring density. The use of multi-layer boards is necessary for wiring and is also an effective means to reduce interference. In the PC...
中信华 PCB Design
How to verify DDR3 hardware test at HPS end
Hello everyone! The DDR3 on the FPGA side can write some RTL code to test whether the DDR3 storage is working properly, so how to perform hardware testing on the DDR3 connected to the HPS side? Thank ...
hellboy158 FPGA/CPLD
Please help.. What do you usually use to view the information you send?
I don't know which program can view the information you sent. I want to know which program can be used to view it....
赖海燕 Suggestions & Announcements
Introduction to Yanqi Lake Scenic Area in Huairou District, Beijing (Photos)
Introduction   Located 8 kilometers north of Huairou County and 50 kilometers from the city, it is named because of the flocks of wild geese, white cranes and other rare migratory birds that inhabit i...
maker Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2567  529  2693  409  579  52  11  55  9  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号