EEWORLDEEWORLDEEWORLD

Part Number

Search

530QA1096M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1096MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530QA1096M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1096MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530QA1096M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1096 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
The difference between NOR flash and NAND flash
[size=4]1) The basic units of reading and writing flash memory chips are different [/size] [size=4] The application program uses "word" as the basic unit for NOR chip operations. In order to facilitat...
fish001 Microcontroller MCU
Is there any difference between Intel's FPGA and Xilinx's?
[font=新宋体][size=4]As a student, I often came into contact with Altera's FPGA and CLONE series during my undergraduate studies. Later, my friend said that Xilinx's FPGA has better performance. [/size][...
传媒学子 FPGA/CPLD
Working Principle of Current Mode PWM Controller
Current-mode PWM is developed on the basis of voltage-mode PWM. It adds a current feedback link to the original voltage loop to form a voltage-current dual closed-loop control. The current-mode contro...
zbz0529 Power technology
There is no need to worry about two more Uint16 spaces
1. Background In the DIY power supply, the project I am working on now is based on TI's PFC+ACI, removing its ACI part and adding our BUCK power supply part. The original BUCK output uses CLA, which h...
dontium DIY/Open Source Hardware
A brief history of open source hardware
[align=left][align=left][b][font=宋体][size=12pt]Open Source Hardware Prehistoric Era[/size][/font][/b][b][font=Tahoma][size=12pt][/size][/font][/b][/align][/align][align=left][align=left][font=宋体][size...
songbo FPGA/CPLD
【Show】Swimming suit exchanged for E coins
I haven't swam since I came to Beijing in 2011. I went rafting a few days ago and suddenly I wanted to swim! So I decided to take some time to swim, but the prerequisite is to have swimming equipment....
lcofjp Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 5  1269  1519  2216  1182  1  26  31  45  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号