EEWORLDEEWORLDEEWORLD

Part Number

Search

531WB806M000DGR

Description
CMOS/TTL Output Clock Oscillator, 806MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531WB806M000DGR Overview

CMOS/TTL Output Clock Oscillator, 806MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531WB806M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency806 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
How to simulate the TOP file generated by Quartus II?
How to simulate the TOP top-level file generated by Quartus II? There are several modules written by myself in TOP. TOP.vhd is generated by Create HDL design for current file. How to simulate TOP.vhd?...
eeleader-mcu FPGA/CPLD
Industry Forum 2 Tan Jun: Exploring the Winning Way of Consumer Electronics Speech Download (Part 2)
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 19:58[/i] Mr. Tan Jun, President of ARM China, has gone into the "Apple Core" and stood on the "Industry Ball", using two new perspectives...
呱呱 Mobile and portable
【CN0118】Using the AD7191 24-bit Σ-Δ ADC with built-in PGA to realize the design of precision electronic scale
This circuit is a weigh scale system built using the AD7191. The AD7191 is a pin-programmable, low noise, low drift, 24-bit Σ-Δ converter with an internal PGA and an internal clock. The device simplif...
EEWORLD社区 ADI Reference Circuit
Wi-Fi architecture and future development of Wi-Fi standards
The common architecture of today's Wi-Fi products and the features they support, including the hardware requirements from Wi-Fi 4 (802.11n) to the latest Wi-Fi 6 (802.11ax). Wi-Fi 6E (6GHz 802.11ax), ...
alan000345 RF/Wirelessly
Um, does anyone have a blank board for dsp5509a?
jtag can't connect, I want to buy a quick empty board to adjust it!...
qqfishboy DSP and ARM Processors
Single-chip high-level language C51 application program design
Starting from the basics of C language, it is very useful for beginners...
WCJ18 51mcu

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1141  1622  1275  330  2512  23  33  26  7  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号