EEWORLDEEWORLDEEWORLD

Part Number

Search

MC100ES6139EJR2

Description
3.3V ECL/PECL/HSTL/LVDS 2/4, 4/6 Clock Generation Chip
File Size233KB,12 Pages
ManufacturerFREESCALE (NXP)
Download Datasheet Compare View All

MC100ES6139EJR2 Online Shopping

Suppliers Part Number Price MOQ In stock  
MC100ES6139EJR2 - - View Buy Now

MC100ES6139EJR2 Overview

3.3V ECL/PECL/HSTL/LVDS 2/4, 4/6 Clock Generation Chip

Freescale Semiconductor
Technical Data
MC100ES6139
Rev 3, 06/2005
3.3 V ECL/PECL/HSTL/LVDS
÷2/4,
÷4/5/6
Clock Generation Chip
The MC100ES6139 is a low skew
÷2/4, ÷4/5/6
clock generation chip designed
explicitly for low skew clock generation applications. The internal dividers are
synchronous to each other, therefore, the common output edges are all precisely
aligned. The device can be driven by either a differential or single-ended ECL or,
if positive power supplies are used, LVPECL input signals. In addition, by using
the V
BB
output, a sinusoidal source can be AC coupled into the device. If a single-
ended input is to be used, the V
BB
output should be connected to the CLK input
and bypassed to ground via a 0.01
µF
capacitor.
The common enable (EN) is synchronous so that the internal dividers will only
be enabled/disabled when the internal clock is already in the LOW state. This
avoids any chance of generating a runt clock pulse on the internal clock when the
device is enabled/disabled as can happen with an asynchronous control. The
internal enable flip-flop is clocked on the falling edge of the input clock, therefore,
all associated specification limits are referenced to the negative edge of the clock
input.
Upon startup, the internal flip-flops will attain a random state; therefore, for
systems which utilize multiple ES6139s, the master reset (MR) input must be
asserted to ensure synchronization. For systems which only use one ES6139,
the MR pin need not be exercised as the internal divider design ensures
synchronization between the
÷2/4
and the
÷4/5/6
outputs of a single device. All
V
CC
and V
EE
pins must be externally connected to power supply to guarantee
proper operation.
The 100ES Series contains temperature compensation.
Features
Maximum Frequency >1.0 GHz Typical
50 ps Output-to-Output Skew
PECL Mode Operating Range: V
CC
= 3.135 V to 3.8 V with V
EE
= 0 V
ECL Mode Operating Range: V
CC
= 0 V with V
EE
= –3.135 V to –3.8 V
Open Input Default State
Synchronous Enable/Disable
Master Reset for Synchronization of Multiple Chips
V
BB
Output
LVDS and HSTL Input Compatible
20-Lead Pb-Free Package Available
MC100ES6139
DT SUFFIX
20-LEAD TSSOP PACKAGE
CASE 948E-03
EJ SUFFIX
20-LEAD TSSOP PACKAGE
Pb-FREE PACKAGE
CASE 948E-03
ORDERING INFORMATION
Device
MC100ES6139DT
MC100ES6139DTR2
MC100ES6139EJ
MC100ES6139EJR2
Package
TSSOP-20
TSSOP-20
TSSOP-20 (Pb-Free)
TSSOP-20 (Pb-Free)
© Freescale Semiconductor, Inc., 2005. All rights reserved.

MC100ES6139EJR2 Related Products

MC100ES6139EJR2 MC100ES6139 MC100ES6139DTR2 MC100ES6139DW MC100ES6139DWR2 MC100ES6139EJ
Description 3.3V ECL/PECL/HSTL/LVDS 2/4, 4/6 Clock Generation Chip 3.3V ECL/PECL/HSTL/LVDS 2/4, 4/6 Clock Generation Chip 3.3V ECL/PECL/HSTL/LVDS 2/4, 4/6 Clock Generation Chip 3.3V ECL/PECL/HSTL/LVDS 2/4, 4/6 Clock Generation Chip 3.3V ECL/PECL/HSTL/LVDS 2/4, 4/6 Clock Generation Chip 3.3V ECL/PECL/HSTL/LVDS 2/4, 4/6 Clock Generation Chip

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2216  254  2582  791  1596  45  6  52  16  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号