EEWORLDEEWORLDEEWORLD

Part Number

Search

530QC670M000DGR

Description
CMOS/TTL Output Clock Oscillator, 670MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530QC670M000DGR Overview

CMOS/TTL Output Clock Oscillator, 670MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530QC670M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency670 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
[Xiaomeige SOPC Learning Notes] Several settings that need to be paid attention to in the software after switching the main memory of NIOS II CPU
[b][align=center][b][size=5]Sometimes, we may face such a situation:[/color][/size] [size=4][color=#000]1. We create a SOPC system and set the reset address and exception address of NIOS II to SRAM in...
芯航线跑堂 FPGA/CPLD
AECQ Op Amp Cost Issues
Recently, something like this happened to me. The quad op amps LM2904 and LM2902 that we often use are very mature in technology, have a large output, and are relatively cheap. In the design, the volt...
yulzhu Analog electronics
Is it necessary to use a synchronization signal to generate three-phase PWM by 28335?
I still don't understand why the synchronization signal is only needed when the epwm of different DSPs work together. The epwm of the same DSP all use the same system clock. They should be synchronize...
jonny0811 Microcontroller MCU
CE6.0 about shared interrupts
I'd like to ask about the problem of shared interrupts in CE6.0. I want to make a GPIO shared interrupt and use an X86 architecture board. I wrote an ISR imitating GIISR and called the LoadIntChainHan...
istbchbn Embedded System
RTP test program freezes
I downloaded an RTP test program, compiled it, but it can't run under WINCE--EVC. It freezes when I run it. I don't know why. Can experts who have used JRTPLIB send me the library files and project di...
scliujun Embedded System
Spring Festival arrived home smoothly
All brothers and sisters who stick to their jobs? This year, the heavy snow blocked the roads, but I still made it home successfully. How did you spend the Spring Festival? You stayed at home with you...
呱呱 MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1075  2864  2535  572  952  22  58  52  12  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号