EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F0422902QZC

Description
Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484
CategoryProgrammable logic devices    Programmable logic   
File Size644KB,41 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962F0422902QZC Overview

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484

5962F0422902QZC Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeLGA
package instructionBGA,
Contacts484
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.92 ns
JESD-30 codeS-CBGA-B484
JESD-609 codee4
length29 mm
Equivalent number of gates3200000
Number of terminals484
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize3200000 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height2.95 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceGOLD
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
total dose300k Rad(Si) V
width29 mm
Base Number Matches1
Standard Products
UT6325 RadTol Eclipse FPGA
Data Sheeet
November 2013
www.aeroflex.com/FPGA
FEATURES
0.25m, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Operational environment; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: <120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadTol SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML Q & V
INTRODUCTION
The UT6325 RadTol Eclipse Field Programmable Gate Array
Family (FPGA) offers up to 320,000 system gates including
Dual-Port RadTol SRAM modules. It is fabricated on 0.25m
five-layer metal ViaLink CMOS process and contains 1,536
logic cells and 24 dual-port SRAM modules (see Figure 1 Block
Diagram). Each SRAM module has 2,304 RAM bits, for a
maximum total of 55,300 bits. Please reference product family
features chart on page 2.
SRAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The UT6325 RadTol Eclipse FPGA is available in a 208-pin
Cerquad Flatpack, allowing access to 99 bidirectional signal I/
O, 1 dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
[McQueen Trial] + My first program "The King asked me to patrol the mountains"
[i=s]This post was last edited by chenzhufly on 2019-5-26 18:07[/i] I am the author of this trial, my name is Chen Changhao, a third-grade freshman.My little work today is to try the LED matrix to dis...
chenzhufly MicroPython Open Source section
Causes and solutions for blurry display
Blurred screen display is one of the common faults of various monitors. There are three main reasons for its occurrence: First, the focus potentiometer of FBT (horizontal output transformer) loosens o...
j48 Power technology
WM9712 driver problem! Please help!!!
The platform pxa270 touch screen driver involves operating AC97LINK to set WM9712. One of the settings is as follows: ReadAC97 (0x4C, &tmp,DEV_TOUCH); //Set GPIO3 for PENDOWN WriteAC97(0x4C, tmp & ~0x...
wuzhewuye Embedded System
Question: Has anyone ever picked up money in a bank? (Picking up money in a bank is not a legend)
Some people may find this incredible, but if you found money in a bank, what would you do with it? Or what can you imagine?...
liuceone Talking
mini2440 customized a system and failed to run FMD_ReadSector function! The serial port prompts ERR_DISK_OP_FAIL1. What is the reason?
0x1887850 LaunchAddr : 0x8c201000 rom_offset=0x0. Run eboot, JumpAddr = 0x30038000 .. ? WinCE NAND Boot v1.00 Oct 27 2008 16:11:22 ********** dwEntry is 0x00000001 [color=#FF0000]ERR_DISK_OP_FAIL1[/co...
李红磊 Embedded System
【Share】Do more testing with less money --- Come to Keysight World to talk about services you don't know...
[align=left][color=rgb(51, 51, 51)][b] [/b][b]Let’s first look at a simple comparison:[/b][/color][/align][table=98%] [tr][td] [/td][td][align=left][b][color=#ff0000]Keysight Technologies[/color][/b][...
eric_wang Test/Measurement

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1841  2304  2042  2582  1287  38  47  42  52  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号