EEWORLDEEWORLDEEWORLD

Part Number

Search

5962-9451002MZX

Description
UV PLD, 20ns, CMOS, CQCC28, CERAMIC, LCC-28
CategoryProgrammable logic devices    Programmable logic   
File Size542KB,18 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric View All

5962-9451002MZX Overview

UV PLD, 20ns, CMOS, CQCC28, CERAMIC, LCC-28

5962-9451002MZX Parametric

Parameter NameAttribute value
MakerCypress Semiconductor
Parts packaging codeQLCC
package instructionQCCN,
Contacts28
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
maximum clock frequency38.4 MHz
JESD-30 codeS-CQCC-N28
Dedicated input times9
Number of I/O lines12
Number of terminals28
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize9 DEDICATED INPUTS, 12 I/O
Output functionMACROCELL
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCN
Package shapeSQUARE
Package formCHIP CARRIER
Programmable logic typeUV PLD
propagation delay20 ns
Certification statusNot Qualified
Filter levelMIL-STD-883 Class B
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal formNO LEAD
Terminal locationQUAD
Base Number Matches1
CY7C335
Universal Synchronous EPLD
Features
• 100-MHz output registered operation
• Twelve I/O macrocells, each having:
— Registered, three-state I/O pins
— Input and output register clock select multiplexer
— Feed back multiplexer
— Output enable (OE) multiplexer
Bypass on input and output registers
All twelve macrocell state registers can be hidden
User configurable I/O macrocells to implement JK or
RS flip-flops and T or D registers
Input multiplexer per pair of I/O macrocells allows I/O
pin associated with a hidden macrocell state register to
be saved for use as an input
Four dedicated hidden registers
Twelve dedicated registered inputs with individually
programmable bypass option
Three separate clocks—two input clocks, two output
clocks
Common (pin 14-controlled) or product term-controlled
output enable for each I/O pin
256 product terms—32 per pair of macrocells, variable
distribution
Global, synchronous, product term-controlled, state
register set and reset—inputs to product term are
clocked by input clock
— 2-ns input set-up and 9-ns output register clock to
output
— 10-ns input register clock to state register clock
• 28-pin, 300-mil DIP, LCC, PLCC
• Erasable and reprogrammable
• Programmable security bit
Functional Description
The CY7C335 is a high-performance, erasable, programma-
ble logic device (EPLD) whose architecture has been opti-
mized to enable the user to easily and efficiently construct very
high performance state machines.
The architecture of the CY7C335, consisting of the user-con-
figurable output macrocell, bidirectional I/O capability, input
registers, and three separate clocks, enables the user to de-
sign high-performance state machines that can communicate
either with each other or with microprocessors over bidirec-
tional parallel buses of user-definable widths.
The four clocks permit independent, synchronous state ma-
chines to be synchronized to each other.
The user-configurable macrocells enable the designer to des-
ignate JK-, RS-, T-, or D-type devices so that the number of
product terms required to implement the logic is minimized.
The CY7C335 is available in a wide variety of packages includ-
ing 28-pin, 300-mil plastic and ceramic DIPs, PLCCs, and
LCCs.
Logic Block Diagram
OE/I
11
14
I
10
13
I
9
12
I
8
11
I
7
10
I
6
9
V
SS
8
I
5
7
I
4
6
I
3
5
I
2
4
NODE 43
I
1
/CLK3
3
I
0
/CLK2
2
NODE 42
NODE 41
CLK1
1
PROGRAMMABLE AND ARRAY
(258x68)
9
19
11
17
13
15
13
17
11
19
15
13
17
11
19
9
15
I/O
11
16
I/O
10
17
I/O
9
18
I/O
8
19
I/O
7
20
I/O
6
21
V
SS
22
V
CC
23
I/O
5
24
I/O
4
25
I/O
3
26
I/O
2
27
I/O
1
28
I/O
0
C335–1
Cypress Semiconductor Corporation
Document #: 38-03017 Rev. **
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised March 26, 1997
!!!Consultation on the problem of MSP430 interrupt vector table remapping? ? ? ? Seeking advice
Regarding the MSP430 interrupt vector table remapping problem? ? ? ? I'm looking for advice. I'm working on a wireless update of the MSP430 program. I wrote the following interrupt vector list in the ...
zhhbee Microcontroller MCU
pt2262/pt2272 codec
Dear experts, can you help this little sister, please, based on the MSP430 development board pt2262 encoding, pt2272 decoding program, information, answer, program...
燕京 Microcontroller MCU
Welcome to challenge the frequency division
How can I achieve better and more stable performance from 50M to 65536?...
xuewuhen2015 FPGA/CPLD
Classic MCU Data
I won't say much, let's all come together...
springvirus MCU
I would like to ask: Should Platform Builder be installed under Windows 2000/XP or Windows CE, or both?
So do we write programs under Windows 2000/XP or Windows CE?...
wuzhouze Embedded System
【DIY Creative LED】WS2812 test successful
I took some time to test it and found that WS2812 can be used normally. I will sort it out first, and then introduce some precautions and how to download the firmware....
dcexpert MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2907  932  1117  319  1768  59  19  23  7  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号