EEWORLDEEWORLDEEWORLD

Part Number

Search

531SB902M000DGR

Description
LVDS Output Clock Oscillator, 902MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531SB902M000DGR Overview

LVDS Output Clock Oscillator, 902MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531SB902M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency902 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
About the selection of RC filter constant
[i=s] This post was last edited by ppxxjh on 2017-10-25 15:37 [/i] 1. The figure shows a circuit for controlling the rebound voltage, which is used in DC brushless motor driving. The input end is an R...
ppxxjh Analog electronics
LCD naked program display is incomplete, please help
I imitated Dongshan's LCD program and made a program for LCD display pictures. The main display program is as follows: void Test_Lcd_Tft_16Bit_240320(void) { printf("[TFT 64K COLOR(16bpp) LCD TEST]");...
zong_ming Embedded System
Master's thesis on LDO by a Taiwanese student majoring in electronics
Master's thesis on LDO by a student in the electronics field from Taiwan [url=https://download.eeworld.com.cn/download/qwqwqw2088/546870][b]Master's thesis on LDO by a student in the electronics field...
qwqwqw2088 Analogue and Mixed Signal
What exactly is an amplifier?
[i=s]This post was last edited by qwqwqw2088 on 2017-10-8 18:10[/i] [align=left][color=rgb(62, 62, 62)]Power amplifier is the abbreviation of power amplifier. For sound engineers, the power amplifier ...
qwqwqw2088 Analogue and Mixed Signal
Hello everyone, I want to ask if the synchronization problem needs to be considered when two ADs collect data to FPGA?
Can I just instantiate the AD program? ? Give the reset button the same one, will that work? . . . Also, the AD conversion speed is too slow, so I have to use two, 10-channel AD signals, the fast one ...
574950880 FPGA/CPLD
Why is the line so thick? How can I remove the two dots? Reducing the grid size doesn't seem to work, and I can't capture the endpoints of the component.
Why is the line so thick? How can I remove the two dots? Reducing the grid size doesn't seem to work, and I can't capture the endpoints of the component....
QWE4562009 Discrete Device

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2225  2449  592  1846  2130  45  50  12  38  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号