EEWORLDEEWORLDEEWORLD

Part Number

Search

531AA1365M00BGR

Description
LVPECL Output Clock Oscillator, 1365MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531AA1365M00BGR Overview

LVPECL Output Clock Oscillator, 1365MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AA1365M00BGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1365 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
How long can a 3V 230mah button battery power a DS1302?
[i=s] This post was last edited by suoma on 2017-3-3 10:31 [/i] The DS1302 circuit is as follows, where Vcc2 is the main power supply 5V and Vcc1 is the battery power supply. Now, ignoring the main po...
suoma MCU
MSP430F5529 experimental board drives SD card initialization error
According to the timing in the data sheet, the 5529 experimental board SD card is operated in SPI mode. When debugging, the variable values are observed. The SD card sends CMD0 to reset and successful...
s364147694 Microcontroller MCU
[FPGA open source tutorial series] CYUSB3014 USB3.0+FPGA circuit design detailed explanation
[align=left][align=center][color=#000][size=15px][size=6]Detailed explanation of CYUSB3014 USB3.0+FPGA circuit design[/font][/size][/size][/color][/align][/align][align=right][color=#000][size=15px][f...
芯航线跑堂 FPGA/CPLD
Free books, spare parts, CDs and tools!
[i=s]This post was last edited by chunyang on 2017-4-22 17:38[/i] Limited to netizens in Xi'an, who must have posted technical questions on this site, and only this one, and there is no limit on the n...
chunyang Talking
Share bb black information
30 BeagleBone Black Projects for the Evil Genius ne">[color=rgb(0,0,238)][font=TimesNewRomanPSMT][size=15pt]Acknowledgments Introduction [b]1 Getting Started[/b] Powering Up Your BeagleBone Black Powe...
白丁 DSP and ARM Processors
A letter to the graduating students of the Electronic Information Engineering major
A letter to the graduating students of the Electronic Information Engineering major 1. Further study vs. job hunting. In today's extremely fierce competition for employment, perhaps everyone has start...
lingfengqing5 TI Technology Forum

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1179  1930  678  945  2296  24  39  14  20  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号