EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72255LA15TFI

Description
FIFO, 8KX18, 10ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64
Categorystorage    storage   
File Size354KB,27 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT72255LA15TFI Overview

FIFO, 8KX18, 10ns, Synchronous, CMOS, PQFP64, SLIM, TQFP-64

IDT72255LA15TFI Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeQFP
package instructionSLIM, TQFP-64
Contacts64
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time10 ns
Maximum clock frequency (fCLK)66.7 MHz
period time15 ns
JESD-30 codeS-PQFP-G64
JESD-609 codee0
length10 mm
memory density147456 bit
Memory IC TypeOTHER FIFO
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals64
word count8192 words
character code8000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8KX18
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Encapsulate equivalent codeQFP64,.47SQ,20
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)240
power supply5 V
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum standby current0.02 A
Maximum slew rate0.08 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature20
width10 mm
Base Number Matches1
CMOS SUPERSYNC FIFO™
8,192 x 18
16,384 x 18
Integrated Device Technology, Inc.
IDT72255LA
IDT72265LA
FEATURES:
• Choose among the following memory organizations:
IDT72255LA
8,192 x 18
IDT72265LA
16,384 x 18
• Pin-compatible with the IDT72275/72285 SuperSync FIFOs
• 10ns read/write cycle time (8ns access time)
• Fixed, low first word data latency time
• Auto power down minimizes standby power consumption
• Master Reset clears entire FIFO
• Partial Reset clears data, but retains programmable
settings
• Retransmit operation with fixed, low first word data
latency time
• Empty, Full and Half-Full flags signal FIFO status
• Programmable Almost-Empty and Almost-Full flags, each
flag can default to one of two preselected offsets
• Program partial flags by either serial or parallel means
• Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
• Output enable puts data outputs into high impedance state
• Easily expandable in depth and width
• Independent Read and Write clocks (permit reading and
writing simultaneously)
• Available in the 64-pin Thin Quad Flat Pack (TQFP) and the
64-pin Slim Thin Quad Flat Pack (STQFP)
• High-performance submicron CMOS technology
• Industrial temperature range (–40°C to +85°C) is available
DESCRIPTION:
The IDT72255LA/72265LA are exceptionally deep, high
speed, CMOS First-In-First-Out (FIFO) memories with clocked
read and write controls. These FIFOs offer numerous improve-
ments over previous SuperSync FIFOs, including the following:
• The limitation of the frequency of one clock input with
respect to the other has been removed. The Frequency
Select pin (FS) has been removed, thus it is no longer
necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
• The period required by the retransmit operation is now fixed
and short.
FUNCTIONAL BLOCK DIAGRAM
WCLK
D
0
-D
17
INPUT REGISTER
OFFSET REGISTER
/
WRITE CONTROL
LOGIC
RAM ARRAY
8,192 x 18
16,384 x 18
FLAG
LOGIC
/
FWFT/SI
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
RESET
LOGIC
RCLK
Q
0
-Q
17
SuperSyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
4670 drw 01
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGE
©2001 Integrated Device Technology, Inc
APRIL 2001
DSC-4670/1
1
The arrangement of the event on May 9 and my design ideas - welcome to add and make suggestions
The system uses STM32F103RBT6 as the master CPU and LPC2101 as the slave CPU. They use serial communication directly. LPC2101 is mainly responsible for buttons, rotary encoder (I picked a better quali...
莫恩 DIY/Open Source Hardware
Graduation project based on zigbee and GPRS technology gateway design
Request a circuit diagram...
381100355@qq.co RF/Wirelessly
If you don't smile, your teeth will fall out.
Rice and buns had a fight. Rice relied on its numbers to beat up any buns it saw. No one was spared, including red bean buns, sugar buns, and steamed dumplings. Zongzi was forced into a corner and tor...
ssbrida Talking
Related problems and solutions encountered in the process of DSP packaging
[size=4]1. After compiling the codec, after adding the codec to the server, the prompt "incompatible assignment to mod:" [/size] [size=4] was found to be because the "inherits ti.sdo.ce.video.IVIDENC"...
Aguilera DSP and ARM Processors
BeagleBone Black Design: The BBB board runs Ti's official Linux OS
[i=s]This post was last edited by anananjjj on 2014-5-7 16:44[/i] I have been designing a BBB baseboard these days. In fact, the baseboard of the BB board I designed originally: [url=https://bbs.eewor...
anananjjj DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 869  226  1979  2791  191  18  5  40  57  4 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号