EEWORLDEEWORLDEEWORLD

Part Number

Search

530MA489M000BGR

Description
LVPECL Output Clock Oscillator, 489MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530MA489M000BGR Overview

LVPECL Output Clock Oscillator, 489MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MA489M000BGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency489 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
Terasic Altera DE2-115 FPGA Development Board 9.5 New with Complete Accessories
As the title says, nearly new, fully functional, 1800rmb or exchange for onyx m92 series e-reader plus the difference. QQ: 1033015591 [[i] This post was last edited by loadjump on 2012-9-30 12:39 [/i]...
loadjump Buy&Sell
How to deal with this problem in Altium Designer?
[color=#222222][backcolor=rgb(238, 238, 238)][font=sans-serif]As shown in the figure:[/font][/backcolor][/color] [img=354,276]http://uphotos.eepw.com.cn/wangfuchong/pics/086bb35e8626b9089b55872960626f...
wangfuchong PCB Design
DAPLink version upgraded to 0254
DAPlink version has been upgraded to 0254. You can upgrade it now. [url=https://github.com/ARMmbed/DAPLink/releases]https://github.com/ARMmbed/DAPLink/releases[/url]...
dcexpert MicroPython Open Source section
PROTEUS Chinese Tutorial
PROTEUS Chinese Tutorial.doc...
luopi2000 MCU
The withstand voltage of film capacitors
[Ask if you don't understand] The withstand voltage of the film capacitor in the picture is only marked as 600VDC. Now the DC voltage coming in through the lower terminal is 540V (from three-phase 380...
shaorc Analog electronics
Synchronization of asynchronous clock signals
In asynchronous design, signal synchronization is necessary to prevent metastable states. The synchronization of single-bit signals is usually done by clock latching. From the perspective of asynchron...
eeleader FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2210  1607  139  1555  329  45  33  3  32  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号