EEWORLDEEWORLDEEWORLD

Part Number

Search

530BB765M000DGR

Description
LVDS Output Clock Oscillator, 765MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530BB765M000DGR Overview

LVDS Output Clock Oscillator, 765MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530BB765M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency765 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
About WINCE partition problem
I would like to ask: Without EBOOT, how can I divide my NANDFLASH into two FAT areas? Thank you! My BOOT is compiled with ADS, and the OS is WINCE4.2. How can I divide the FLASH into two FAT drive let...
zhgb1981 Embedded System
Problems with Sunplus MCU
I want to ask how to set breakpoints in the program for debugging in Lingyang MCU? The problem I encountered is that after I set the breakpoints, the breakpoints are grayed out when the program is exe...
jun2002 Embedded System
Ask about the Powerpc file system
The file system compiled by Powerpc is in jff2 format. It is transferred to the RAM of Powerpc via serial line and then copied to flash. However, the file system seems to have a size limit. If the fil...
沙漠绿洲 Embedded System
Posting to record the price of 4-inch 480*800 capacitive screen kit, welcome to vote!
Posting to record the price of 4-inch 480*800 capacitive screen kit, welcome to vote. The specific module is: SSD1963 drives 4-inch 480*800 16.7M color TFT, equipped with 4-inch capacitive screen! The...
shanyan Buy&Sell
[Serial] [ALIENTEK MiniSTM32 Development Board] STM32 Incomplete Manual - Timer Interrupt Experiment (Experiment 7)
Where to buy ALIENTEK development board: http://shop62103354.taobao.com/[[i] This post was last edited by Zhengdianyuanzi on 2010-8-30 09:37[/i]]...
正点原子 stm32/stm8
Why is there so little information about DSP?
I have been to many electronic forums and feel that there is very little information and learning methods about DSP. Compared with the microcontrollers whose resources have been sorted out quite compr...
wonderul DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2406  2025  2395  2601  1760  49  41  53  36  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号