EEWORLDEEWORLDEEWORLD

Part Number

Search

531QC507M000DG

Description
CMOS/TTL Output Clock Oscillator, 507MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531QC507M000DG Overview

CMOS/TTL Output Clock Oscillator, 507MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531QC507M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency507 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Please give me some advice, thank you.
[i=s]This post was last edited by dontium on 2015-1-23 13:24[/i] The system structure is as follows: AD->FIFO->(SDRAM)->DSP. The brackets here refer to the fact that FIFO and SDRAM are connected to th...
lijiamin11 Analogue and Mixed Signal
Analysis of LED power supply constant current circuit
We all know that there is nothing special about LED power supplies. Their only feature is that they require constant current and voltage limiting. Moreover, they work under full load for a long time, ...
探路者 LED Zone
【Teaching Embedded Linux from Scratch】Episode 19
Lesson 19: Writing a KEY driver 1. This lesson uses the input subsystem in the Linux kernel to modify the content. 2. The principle of the case diagram in the development board is as follows 2424948 b...
babyking Embedded System
I have a question, what is a dual-channel ADC?
[i=s]This post was last edited by dontium on 2015-1-23 13:28[/i] I keep seeing single-channel and dual-channel ADCs on the Internet. What exactly are they?...
zalseu Analogue and Mixed Signal
A small survey on the revision of EEWORLD Download Center and Personal Resource Display Space
[font=微软雅黑][size=4] Thank you for your strong support for the EEWORLD Download Center. In just a few months, the Download Center has collected nearly 30,000 high-quality materials. :congratulate:[/siz...
eric_wang Download Centre
Does anyone have a frequency signal parameter tester made by Group A of the 2014 Fujian University Students' Electronic Competition?
Does anyone have a frequency signal parameter tester made by the undergraduate group A of the 2014 Fujian University Electronic Competition? I need to do this now. Can anyone send me the content of th...
wlcqq1314 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1806  788  31  999  691  37  16  1  21  14 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号