EEWORLDEEWORLDEEWORLD

Part Number

Search

530VA84M0000DGR

Description
CMOS Output Clock Oscillator, 84MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530VA84M0000DGR Overview

CMOS Output Clock Oscillator, 84MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530VA84M0000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency84 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
physical size7.0mm x 5.0mm x 1.85mm
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
What is the simplest single-chip microcomputer circuit that can do 485 communication?
I want to do: a remote control of 9 single-chip microcomputers by one computer. So I would like to ask you. What are the particularly important components in the simplest single-chip microcomputer cir...
马克 51mcu
Helio Cyclone V SoC development board application Linux preparation
I am posting this today, preparing to start learning the Linux system. I was confused for a while, at least I encountered problems at the beginning, let alone the Linux system. Now I have sorted out t...
wu_zhjun FPGA/CPLD
[Qinheng RISC-V core CH582] UART1 send packet loss test
[i=s]This post was last edited by lugl4313820 on 2022-2-25 07:54[/i]I have previously used N32G45 to perform packet loss tests at various communication rates. Today, I will also perform a packet loss ...
lugl4313820 Domestic Chip Exchange
Can an expert help me check out this scheduled interrupt program? Thank you.
static U8 sCLKDIVN, SlowMode; static U8 chg_os_timer, os_timer_run, chg_bios_timer, bios_timer_run; static U16 os_timer_rld, bios_timer_rld; static U16 Timer4Cnt, Timer4Freq; static U16 DoBiosEvent; s...
yangushi Embedded System
C8051F series microcontroller development and C language programming
I hope this helps you all!...
wurongyan 51mcu
How to achieve microsecond timing in EVC
Some people say that using these two functions QueryPerformanceCounter QueryPerformanceFrequency can achieve microsecond timing, but how to achieve it specifically? For example, to achieve a 10us dela...
feiwest Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2722  2539  2225  2240  727  55  52  45  46  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号