EEWORLDEEWORLDEEWORLD

Part Number

Search

531RA78M0000DGR

Description
LVPECL Output Clock Oscillator, 78MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

531RA78M0000DGR Overview

LVPECL Output Clock Oscillator, 78MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531RA78M0000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency78 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Please follow my download center
I hope everyone will pay attention to my download center. I will upload the data one by one. I hope you can find what you need. The points for downloading data are 1-2 points. Hehe, I will upload the ...
chen8710 Download Centre
Can such an arm board be installed with an arm linux system?
The board has few peripherals, only arm926 cpu (pinpad), a 64M nandflash, a 128K CMOS STATIC RAM, LCD, key, it's that simple, no other ram, in fact, it's just a pinpad, but if I want to install an arm...
chely Linux and Android
Annoying problems with proteus, waiting to be solved by experts~
I installed proteus7.2sp2 once before. I haven't used it for a long time, so I uninstalled it. But now I want to install it again. After installation, I loaded the MAXIM_LICENCE.lxk file (for cracking...
ft1826119 Embedded System
【Transfer】 Digital Signal Processing Lesson Plan----5. Basic Network Structure of Discrete Time System
Chapter 5 Basic Network Structure of Discrete-Time System 5. 1 Introduction Generally, discrete-time systems or networks can be described by difference equations, unit impulse responses and system fun...
dontium DSP and ARM Processors
6264 Extension Issues
; When you want to implement 6264 expansion, write the content and record the last write address that is different from the content to be written. ORG 0030H MOV R2, #0FFH MOV R1, #10H MOV DPTR ,#0A000...
feivy88 Embedded System
[I contribute to the Xilinx Resource Center] 8×8 zigzag scan sequence generated by combinational logic
8×8 zigzag scan sequence, generated by combinational logic...
wanghongyang FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2747  1186  292  2815  572  56  24  6  57  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号