EEWORLDEEWORLDEEWORLD

Part Number

Search

530EA481M000BGR

Description
LVPECL Output Clock Oscillator, 481MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530EA481M000BGR Overview

LVPECL Output Clock Oscillator, 481MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530EA481M000BGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency481 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
Microcontroller Engineering Application Examples
[align=center]Single-Chip Microcomputer Engineering Application Examples[/align][align=left] [/align][align=left] [/align][align=left][size=4]This book is a technical book focusing on single-chip micr...
tiankai001 Download Centre
The latest research progress and experience of LPC1343
I have been very busy with work recently and have not posted in time. I am sorry for that. Today I would like to show you the small achievements I have made in this period. Please give me your advice....
gumuchixin NXP MCU
SMT machine rack production tutorial and rack material list
SMT rack production tutorial and rack material list download address:...
net2uizoo Creative Market
Please explain the relevant knowledge of ADC and DMA in detail. It is really painful for me.
//DMA1 channel configurationDMA_DeInit(DMA1_Channel1); //Set to CH1 DMA contains 7 channels (CH1-CH7) DMA_InitStructure.DMA_PeripheralBaseAddr = ADC1_DR_Address; //Give DMA the starting addressDMA_Ini...
wubaobao1993 stm32/stm8
I need an expert to answer my question about hardware circuit design of 7128. I am confused. . .
My program has been debugged on the test box. But I don't know how to design the hardware board. The main thing is to connect the 0832DA conversion part. Because I used to use a single-chip microcompu...
渡渡鸟 FPGA/CPLD
MIMO Smart Antenna Technology in 4G
I. Introduction Smart antennas are also commonly referred to as adaptive antenna arrays. They can form specific antenna beams to achieve directional transmission and reception, and are mainly used to ...
呱呱 Industrial Control Electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1681  242  1880  2695  1062  34  5  38  55  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号