EEWORLDEEWORLDEEWORLD

Part Number

Search

531PB104M000BGR

Description
CMOS Output Clock Oscillator, 104MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531PB104M000BGR Overview

CMOS Output Clock Oscillator, 104MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531PB104M000BGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency104 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
physical size7.0mm x 5.0mm x 1.85mm
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
Application of UC3902 current balancing chip
Abstract: In the DC module parallel scheme, the autonomous current equalization method is widely used due to its superior performance. The advent of the UC3902 chip has accelerated the promotion of th...
zbz0529 Analogue and Mixed Signal
Electronic Design
[i=s] This post was last edited by paulhyde on 2014-9-15 09:09 [/i] 09 Electronic Design...
ahshan Electronics Design Contest
I would like to ask if anyone who has tried the ALTERA Cyclone V evaluation board has tested it with version 12.1?
[color=#000][font=Helvetica, Arial, sans-serif]I have a question. I just received the ALTERA Cyclone V evaluation board and want to use the Board Test System program to test the FPGA board. I encounte...
hjf2002 FPGA/CPLD
Modelsim pre-simulation FPGA (cyclone4) development board experience 07th post
I always feel that timing simulation is the most important thing for FPGA. But I can't find reliable information on the Internet, and the books I can borrow are of too low version, so I can only explo...
astwyg FPGA/CPLD
Mobile phone number judgment
I stored the mobile phone number in E2PROM and then read it out. I want to find a simple way to determine whether the number is a valid mobile phone number. How can I determine it? I use embedded C la...
chengj Embedded System
HOLTEK distributor, selling all series of HOLTEK products
HOLTEK[/font]Holtek distributor, selling the full range of Holtek products. The key stock models are (the following tax-excluded prices start from [font=Times New Roman]/1000[/font])[/color][/align][a...
chenrenbo 51mcu

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2657  1962  351  201  2130  54  40  8  5  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号