EEWORLDEEWORLDEEWORLD

Part Number

Search

530HB114M000DGR

Description
CMOS/TTL Output Clock Oscillator, 114MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530HB114M000DGR Overview

CMOS/TTL Output Clock Oscillator, 114MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530HB114M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency114 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
stm32f0 uart and tim1 pwm coexistence issue
Chip: stm32f030f4 Problem: uart1 and tim1_ch1n pwm output cannot coexist. Outputting either one of them is normal. Please give me some advice.[/size][/backcolor][/color] [color=#000][backcolor=rgb(232...
jwf3210 stm32/stm8
Firefighters teach you how to escape a car accident and hope that tragedy will not happen again
From: Tencent I just read the news about the Chengdu bus fire, and I feel very sad. Dozens of lives were lost in a flash. From smoke and fire to a disaster, it only took five minutes. [align=center][/...
绿茶 Talking
The fireworks display the "Olympic five rings" pattern, all thanks to the computer chip in the fireworks
[table=98%][tr][td]According to reports, at tonight's opening ceremony, fireworks will display patterns such as the "Olympic Five Rings". However, the "Olympic Five Rings" are red, blue, yellow, green...
PCB Design
[Official Announcement] EEWorld Community Opens FPGA Technology WeChat Exchange Group
In view of the upcoming November 8th live broadcast of the forum: [b] Introduction to Intel FPGA Programmable Acceleration Platform ([url=https://www.eeworld.com.cn/huodong/IntelAltera_FPGA_20181108/i...
nmg FPGA/CPLD
"Hello, Amplifier", a few questions to discuss
Amplifiers are the most important part of analog circuits. Only by using them well can an electronic engineer show his true colors. This book is worth learning for electronic engineers. After reading ...
lark100 ADI Reference Circuit
Can you give me an example of how process message queues communicate with each other under WinCE?
I'm begging for an example of wince process message queues communicating with each other...
Zeltwanger Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 218  2555  427  2702  1561  5  52  9  55  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号