EEWORLDEEWORLDEEWORLD

Part Number

Search

530WA1333M00DG

Description
CMOS/TTL Output Clock Oscillator, 1333MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530WA1333M00DG Overview

CMOS/TTL Output Clock Oscillator, 1333MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530WA1333M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1333 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Design and Application of QDLIntegrate Power Monitoring System for Shenzhen Metro Line 4
1. Basic Information Project Name: Shenzhen Metro Line 4 Longhua Depot Passage Engineering Project Power Monitoring Project Project location: Shenzhen, Guangdong Province Project time: 2021.02.07II. P...
wwdpj82 Energy Infrastructure?
Inverted Pendulum~~~~~~Is there anyone who uses the same thing as me?
[i=s] This post was last edited by paulhyde on 2014-9-15 03:23 [/i] Gear motor, potentiometer, STC12 aluminum swing arm, wooden frame... The program is flawed....
bophic Electronics Design Contest
MCU Engineer Training Record: Excellence is a Habit
[align=left][font=宋体][size=5][b]Excellence is a habit[/b][/size][/font][/align][align=left][size=2] [font=宋体][size=3][b] Some people say: Excellence is a habit, and habits can be developed. When you d...
chunyang Talking about work
Ask about SPI control
I asked about SPI control a while ago and got an answer, but there are still some things I don't understand. I hope you can help me.I thought the SPISTE port of SPI was automatically controlled, but i...
stonepal Analogue and Mixed Signal
5VSTC89C516RD+,5VMAX232,3.3VSHT21, debugging successful
From the moment I got the board, I looked at the circuit diagram and PCB. I didn't have the two main chips on the board. The difference was the power supply voltage. I only had a 5V chip, no 3.3V chip...
dxr516688 DIY/Open Source Hardware
Technical Guide: What is the difference between Solder Mask and Paste Mask?
In PCB design, you need to draw pad files. Many people don't understand the two layers of Solder Mask Layers and Paste Mask layers. Here is a brief explanation. Solder mask: solder mask layer, also kn...
szjlczhang PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1955  1160  2583  1394  2042  40  24  52  29  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号