EEWORLDEEWORLDEEWORLD

Part Number

Search

531UB903M000DGR

Description
CMOS/TTL Output Clock Oscillator, 903MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531UB903M000DGR Overview

CMOS/TTL Output Clock Oscillator, 903MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531UB903M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency903 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
An improved scheme for automatic door opening mechanism in emergency situations
[i=s]This post was last edited by hfhc on 2020-7-5 03:50[/i]An improved scheme for automatic door opening mechanism in emergency situationsAuthor: hfhc 1. Project Background With the popularity of art...
hfhc ST MEMS Sensor Creative Design Competition
Is it possible to capture and send packets at the NDIS microport layer, which is the NIC driver layer?
Is it possible to capture and send packets at the NDIS microport layer, which is the NIC driver layer?...
mtv0312 Embedded System
EEWORLD Forum Comprehensive Guide to Earning Chip Coins
1. Forum posting : The system will automatically reward 3 core coins per postin the EEWORLD forum . The system will automatically reward 1 core coin for each reply with more than 10 Chinese characters...
eric_wang Suggestions & Announcements
105 Examples of Illustrated Classic Motor Control Circuits
In order to meet the needs of electricians in industrial and mining enterprises and rural areas to master the motor control circuit diagram reading and practical operation skills in the operation, mai...
arui1999 Download Centre
Comparison of state machine familiarity methods
One-stage, two-stage, three-stage One-stage: All outputs are register outputs, so there may be an extra one-beat delay, and the writing method is simple. Two -stage: There can be combined outputs, wit...
eeleader FPGA/CPLD
Difference between RAM and ROM and Flash ROM
[align=left][align=left][font=宋体][size=10.5pt]The full name of RAM (Random Access Memory) is Random Access Memory, which is equivalent to the mobile storage on the PC, used to store and save data. It ...
wstrom Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 446  911  1614  1008  2460  9  19  33  21  50 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号