EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD44647186F5-E30-FQ1-A

Description
IC,SYNC SRAM,QDR,4MX18,CMOS,BGA,165PIN,PLASTIC
Categorystorage   
File Size480KB,36 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Environmental Compliance  
Download Datasheet Parametric View All

UPD44647186F5-E30-FQ1-A Overview

IC,SYNC SRAM,QDR,4MX18,CMOS,BGA,165PIN,PLASTIC

UPD44647186F5-E30-FQ1-A Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerRenesas Electronics Corporation
Parts packaging codeBGA
Contacts165
Reach Compliance Codecompliant
ECCN code3A991.B.2.A
Maximum access time0.45 ns
Maximum clock frequency (fCLK)333 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
memory density75497472 bit
Memory IC TypeSTANDARD SRAM
memory width18
Number of terminals165
word count4194304 words
character code4000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize4MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
power supply1.5,1.8 V
Certification statusNot Qualified
Minimum standby current1.7 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Base Number Matches1
PRELIMINARY DATA SHEET
MOS INTEGRATED CIRCUIT
μ
PD44647094, 44647184, 44647364, 44647096, 44647186, 44647366
72M-BIT QDR
TM
II+ SRAM
2.0 & 2.5 Cycle Read Latency
4-WORD BURST OPERATION
Description
The
μ
PD44647094 and
μ
PD44647096 are 8,388,608-word by 9-bit, the
μ
PD44647184 and
μ
PD44647186 are
4,194,304-word by 18-bit and the
μ
PD44647364 and
μ
PD44647366 are 2,097,152-word by 36-bit synchronous quad data
rate static RAMs fabricated with advanced CMOS technology using full CMOS six-transistor memory cell.
The
μ
PD44647xx4 is for 2.0 cycle and the
μ
PD44647xx6 is for 2.5 cycle read latency. The
μ
PD44647094,
μ
PD44647096,
μ
PD44647184,
μ
PD44647186,
μ
PD44647364 and
μ
PD44647366 integrate unique synchronous
peripheral circuitry and a burst counter. All input registers controlled by an input clock pair (K and K#) are latched on
the positive edge of K and K#.
These products are suitable for application which require synchronous operation, high speed, low voltage, high density
and wide bit configuration.
These products are packaged in 165-pin PLASTIC BGA.
Features
Core (V
DD
) = 1.8 ± 0.1 V power supply
I/O (V
DD
Q) = 1.5 ± 0.1 V power supply
165-pin PLASTIC BGA (15x17)
HSTL interface
PLL circuitry for wide output data valid window and future frequency scaling
Separate independent read and write data ports with concurrent transactions
100% bus utilization DDR READ and WRITE operation
Four-tick burst for reduced address frequency
Two input clocks (K and K#) for precise DDR timing at clock rising edges only
Two Echo clocks (CQ and CQ#)
Data Valid pin (QVLD) supported
Read latency : 2.0 & 2.5 clock cycles (Not selectable by user)
Internally self-timed write control
Clock-stop capability. Normal operation is restored in 2,048 cycles after clock is resumed.
User programmable impedance output (35 to 70
Ω)
Fast clock cycle time : 2.66 ns (375 MHz) for 2.0 cycle read latency,
2.5 ns (400 MHz) for 2.5 cycle read latency
Simple control logic for easy depth expansion
JTAG 1149.1 compatible test access port
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with an NEC Electronics
sales representative for availability and additional information.
Document No. M18526EJ1V0DS00 (1st edition)
Date Published November 2006 NS CP(N)
Printed in Japan
2006
Design a home burglar alarm program
Design of digital cipher based on FPGA (bold size 3, 1.5 times line spacing, 1 line after the paragraph, start a new page, centered) 4.1 Overall design of digital cipher (bold size 4, 1.5 times line s...
用心思考 51mcu
What should I do if EBOX4300 cannot start? ? ? ? ?
Due to an error, the wince system of EBOX4300 was deleted, resulting in failure to boot normally. Unable to enter the DOS interface to select the download image. Can I ask an expert what to do? ? What...
helyboy_1999 Embedded System
AD5755 is very hot when working
Has anyone used this chip? Now the voltage output is normal, but the heat is very serious, and the chip is hot to the touch. The schematic diagram is as shown in the figure...
白の书 ADI Reference Circuit
download
The forum is so lively and the information is so rich. I really regret knowing it too late....
niuxinpei Download Centre
VIA Technologies Hangzhou recruits mobile application software + driver
If you are interested in the following positions, please send your resume to: yaochen@ruikuchina.com MSN:yaochen21@msn.com Location: Hangzhou, 7K for 2 years, 10K for 3 years, and the annual salary fo...
zhxw617 Embedded System
Compilation error
Hello everyone, when I recompiled the previously compiled program tonight, an error occurred. Error code: Error (293007): Current module quartus_map ended unexpectedly What is the reason for this?...
烟波钓徒 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2862  1842  377  2581  2260  58  38  8  52  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号