EEWORLDEEWORLDEEWORLD

Part Number

Search

531AA1304M00BG

Description
LVPECL Output Clock Oscillator, 1304MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531AA1304M00BG Overview

LVPECL Output Clock Oscillator, 1304MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AA1304M00BG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1304 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
EEWORLD University Hall ---- Boston Dynamics Robot Collection
Boston Dynamics Robotics Collection : https://training.eeworld.com.cn/course/4330...
白丁 Robotics Development
Problems with adding TCL scripts in QuartusII software!!
[align=left][color=#000000]Dear experts: [/color][/align][align=left][color=#000000][font=Times New Roman] [/font]Why can't I find [font=Times New Roman]TCL[/font]script files in [font=Times New Roman...
hailuo2012 FPGA/CPLD
Looking for some examples of wince6.0 written in C#!
Because it is the first time to write a program in C# language, the kernel can be burned, and the mini2440 64M development board of Friendly Arm is used. I would like to ask for a few examples, prefer...
宫徵羽 Embedded System
Can anyone tell me what is wrong with my source code and how to fix it? Thank you.
[i=s]This post was last edited by Ziyaoqiongtian on 2014-5-20 21:36[/i] In quartus Ⅱ, this program is wrong. Please tell me how to modify it. Thank you very much! module kz(clk1,s1,s2,s8,hour,minute,s...
紫瑶穹天 FPGA/CPLD
Has our forum been revamped or upgraded?
[size=4] I came to the forum homepage today and found something different. The overall picture seems to be more concise, right? And the homepage also has high-quality articles in the front, and the la...
yijindz Talking
PCB Design Experience Collection
Contents Part I Basic Concepts 4 1.1 The meaning of each layer of PCB 4 2.2 Analysis of characteristic impedance 5 2.3 Re-analysis of the physical meaning of characteristic impedance 8 Part II Design ...
simonprince PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2304  939  2279  29  81  47  19  46  1  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号