EEWORLDEEWORLDEEWORLD

Part Number

Search

531UA435M000DG

Description
CMOS/TTL Output Clock Oscillator, 435MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531UA435M000DG Overview

CMOS/TTL Output Clock Oscillator, 435MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531UA435M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency435 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Ask an expert: How does the simulator in VS2003 connect to the computer via ActiveSync to achieve synchronization? ! ! ! ! !
I use .net2003 and ppc2002 to synchronize the simulator with the PC, but it doesn't work. I don't know what settings I need to make after installing activesync to synchronize the simulator with the PC...
可乐虎 Embedded System
PID Control Method of Single Chip Microcomputer
Recently, I have been in charge of a project on constant pressure water supply, which mainly uses PID control. Let me share some information about PID....
hh308644177 Microchip MCU
[My connection with TI] + My first encounter with TI
[font=微软雅黑][size=3]A few months ago, a friend gave me a TI LaunchPad. My major in college was not electronics, but I was curious about electronic products and had an inexplicable relationship with the...
Mino TI Technology Forum
Overheat protection in RS-485 bus circuit
[b]1 Introduction[/b]The thermal shutdown (TSD) circuit in a physical layer line driver circuit is used as an overtemperature protection circuit. The low-impedance output driver of the RS-485 physical...
黑衣人 Analog electronics
The best design for upgrading from 8-bit MCU to 32-bit MCU
The age-old embedded design question is, should you use an 8-bit or 32-bit [color=#0000ff]core[/color] in your new design? If you ask your colleagues, you'll probably find that their opinions differ w...
wonderto MCU
Altera SoC Experience Tour LINUX Device Tree DTS File Generation
[i=s]This post was last edited by scsi on 2015-3-6 23:32[/i] It is relatively easy to run a bare metal program on Cyclone SOC, boot uboot, pass boot parameters to linux kernel, load FPGA BIT stream fi...
scsi FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 308  1721  317  527  489  7  35  11  10  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号