EEWORLDEEWORLDEEWORLD

Part Number

Search

72403L10PB

Description
FIFO, 64X4, 55ns, Asynchronous, CMOS, PDIP16, 0.300 INCH, PLASTIC, DIP-16
Categorystorage   
File Size92KB,9 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

72403L10PB Overview

FIFO, 64X4, 55ns, Asynchronous, CMOS, PDIP16, 0.300 INCH, PLASTIC, DIP-16

72403L10PB Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeDIP
package instruction0.300 INCH, PLASTIC, DIP-16
Contacts16
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time55 ns
Other featuresFALL THRU 65NS
Maximum clock frequency (fCLK)10 MHz
period time100 ns
JESD-30 codeR-PDIP-T16
JESD-609 codee0
length19.1135 mm
memory density256 bit
Memory IC TypeOTHER FIFO
memory width4
Humidity sensitivity level1
Number of functions1
Number of terminals16
word count64 words
character code64
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize64X4
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP16,.3
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply5 V
Certification statusNot Qualified
Filter levelMIL-STD-883 Class B
Maximum seat height4.191 mm
Maximum slew rate0.045 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width7.62 mm
Base Number Matches1
CMOS PARALLEL FIFO
64 x 4 and 64 x 5
IDT72401
IDT72403
FEATURES:
First-ln/First-Out Dual-Port memory
64 x 4 organization (IDT72401/72403)
RAM-based FIFO with low falI-through time
Low-power consumption
— Active: 175mW (typ.)
Maximum shift rate — 45MHz
High data output drive capability
Asynchronous and simultaneous read and write
Fully expandable by bit width
Fully expandable by word depth
IDT72403 have Output Enable pin to enable output data
High-speed data communications applications
High-performance CMOS technology
Available in CERDIP, plastic DIP and SOIC
Military product compliant to MlL-STD-883, Class B
Standard Military Drawing #5962-86846 and
5962-89523 is listed on this function.
Industrial temperature range (–40°C to +85°C) is available
°
°
(plastic packages only)
DESCRIPTION:
The IDT72401 and IDT72403 are asynchronous high-performance
First-ln/First-Out memories organized 64 words by 4 bits. The IDT72403 also
has an Output Enable (OE) pin. The FlFOs accept 4-bit data at the data input
(D
0
-D
3
). The stored data stack up on a first-in/first-out basis.
A Shift Out (SO) signal causes the data at the next to last word to be shifted
to the output while all other data shifts down one location in the stack. The Input
Ready (IR) signal acts like a flag to indicate when the input is ready for new
data (IR = HIGH) or to signal when the FIFO is full (IR = LOW). The IR signal
can also be used to cascade multiple devices together. The Output Ready (OR)
signal is a flag to indicate that the output remains valid data (OR = HIGH) or
to indicate that the FIFO is empty (OR = LOW). The OR can also be used to
cascade multiple devices together.
Width expansion is accomplished by logically ANDing the IR and OR signals
to form composite signals.
Depth expansion is accomplished by tying the data inputs of one device to
the data outputs of the previous device. The IR pin of the receiving device is
connected to the SO pin of the sending device and the OR pin of the sending
device is connected to the Shift In (SI) pin of the receiving device.
Reading and writing operations are completely asynchronous allowing the
FIFO to be used as a buffer between two digital machines of widely varying
operating frequencies. The 45MHz speed makes these FlFOs ideal for high-
speed communication and controller applications.
Military grade product is manufactured in compliance with the latest revision
of MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
SI
IR
INPUT
CONTROL
LOGIC
WRITE POINTER
WRITE MULTIPLEXER
OUTPUT
ENABLE
OE
(IDT72403 only)
D
0-3
DATA
IN
MEMORY
ARRAY
DATA
IN
Q
0-3
MR
MASTER
RESET
READ MULTIPLEXER
READ POINTER
MASTER
RESET
SO
OR
2747 drw01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc.
FAST is a trademark of National Semiconductor, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
1
©
2005
Integrated Device Technology, Inc.
All rights reserved. Product specifications subject to change without notice.
OCTOBER 2005
DSC-2747/10

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1288  2504  196  2358  1042  26  51  4  48  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号