EEWORLDEEWORLDEEWORLD

Part Number

Search

72V3640L6BBG8

Description
FIFO, 1KX36, 4ns, Synchronous, CMOS, PBGA144, 13 X 13 MM, 1 MM PITCH, GREEN, PLASTIC, BGA-144
Categorystorage    storage   
File Size314KB,46 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

72V3640L6BBG8 Online Shopping

Suppliers Part Number Price MOQ In stock  
72V3640L6BBG8 - - View Buy Now

72V3640L6BBG8 Overview

FIFO, 1KX36, 4ns, Synchronous, CMOS, PBGA144, 13 X 13 MM, 1 MM PITCH, GREEN, PLASTIC, BGA-144

72V3640L6BBG8 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
package instructionBGA,
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time4 ns
Other featuresRETRANSMIT; AUTO POWER DOWN; ASYNCHRONOUS MODE IS ALSO POSSIBLE
period time6 ns
JESD-30 codeS-PBGA-B144
length13 mm
memory density36864 bit
memory width36
Number of functions1
Number of terminals144
word count1024 words
character code1000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1KX36
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum seat height1.97 mm
Maximum supply voltage (Vsup)3.45 V
Minimum supply voltage (Vsup)3.15 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
Base Number Matches1
FEATURES:
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
3.3V HIGH-DENSITY SUPERSYNC™ II 36-BIT FIFO
1,024 x 36, 2,048 x 36
4,096 x 36, 8,192 x 36
16,384 x 36, 32,768 x 36
IDT72V3640, IDT72V3650
IDT72V3660, IDT72V3670
IDT72V3680, IDT72V3690
Choose among the following memory organizations:
Commercial
IDT72V3640
1,024 x 36
IDT72V3650
2,048 x 36
IDT72V3660
4,096 x 36
IDT72V3670
8,192 x 36
IDT72V3680
16,384 x 36
IDT72V3690
32,768 x 36
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (PBGA Only)
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Pin to Pin compatible to the higher density of IDT72V36100 and
IDT72V36110
Big-Endian/Little-Endian user selectable byte representation
5V input tolerant
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (PBGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
*Available on the PBGA package only.
WEN
D
0
-D
n
(x36, x18 or x9)
WCLK/WR
*
INPUT REGISTER
LD SEN
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
*
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
1,024 x 36, 2,048 x 36
4,096 x 36, 8,192 x 36
16,384 x 36, 32,768 x 36
FLAG
LOGIC
WRITE POINTER
READ POINTER
BE
IP
BM
IW
OW
MRS
PRS
TCK
*
TRST
*
TMS
**
TDI
*
TDO
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
RM
ASYR
*
RCLK/RD
JTAG CONTROL
(BOUNDARY SCAN)
*
OE
Q
0
-Q
n
(x36, x18 or x9)
REN
*
4667 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2018 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
AUGUST 2018
DSC-4667/19
Recently, many friends have discussed SMD welding. Let me show you a video from abroad.
Hope it helps everyone [flash] [url=http://player.youku.com/player.php/sid/XMTAzNzUwMzAw/v.swf]http://player.youku.com/player.php/sid/ XMTAzNzUwMzAw/v.swf[/url] [/flash] [flash] [url=http://player.you...
飞雪008 MCU
de1 flash burning problem
Hello friends, I have done an experiment recently, using ALTERA's DE1 board, quartus and nios are both version 7.2. I burned the SOF file first, and then used Flash Programm to burn the NIOS program a...
haozi963 Embedded System
Hardware Engineer's Manual (Huawei Internal Reference)
Hardware Engineer's Manual (Huawei Internal Reference)...
程序天使 DSP and ARM Processors
An important representative enterprise in 70 chip sub-sectors in China!
An important representative enterprise in 70 chip sub-sectors in China!my country's integrated circuit market maintains rapid development, and the proportion of integrated circuit design continues to ...
太白金星 Domestic Chip Exchange
RSL10 problem SWD idcod cannot be obtained solution and small pit sharing
The moment I got the board, I first thought it was small and suitable for embedding. I spent a while looking for the programming port, but later I found it in the schematic diagram and chose to jumper...
lehuijie onsemi and Avnet IoT Innovation Design Competition
How to Choose Varactor Diodes?
In the large family of diodes, varactor diodes (Varactor Diodes, Varicap Diodes, Tunning Diode) are a special type. When the PN junction is reverse biased, the junction capacitance changes with the ch...
芯情观察猿 Discrete Device

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1641  2704  1696  1311  1675  34  55  35  27  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号