EEWORLDEEWORLDEEWORLD

Part Number

Search

531BB913M000DG

Description
LVDS Output Clock Oscillator, 913MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531BB913M000DG Overview

LVDS Output Clock Oscillator, 913MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531BB913M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency913 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
vxworks usrRoot task cannot be started!
[size=10px]Hello vxworks seniors, I have just started using vxworks. I am currently using an MPC852 board with a built-in bootrom, no source code, and no emulator. After the board is started, the boot...
Jonekey Real-time operating system RTOS
What is bus wiring?
In the process of PCB wiring, what is the bus wiring method? ? In the county card, the motherboard saw that its wiring was very beautiful. After asking, it was said that it was bus wiring. I don't und...
wyzbict The Industrial Cloud
#Meet friends by disassembling# Disassembling Seagate 320g, 2.5-inch hard drive
[font=Impact][size=5] This is a picture I took out of a mobile hard drive. On a sunny afternoon, it suddenly stopped working and I put it in a box. I was sorting things out today and found it. I took ...
shihuntaotie Making friends through disassembly
Why do we need to indicate the design version when placing an order for AD designed PCB?
Because there are too many AD versions, it is easy to make mistakes when exporting gerber files due to version compatibility issues. For safety reasons, it is recommended to provide gerber files, or i...
捷多邦PCB技术 PCB Design
Regarding the problem of receiving FPGA configuration files via a microcontroller serial port, I hope you can give me some advice.
Dear experts, I have a question to ask. I was recently assigned to make a small thing. The purpose is to send several FPGA configuration files to the microcontroller through the serial port. After rec...
double.chen Embedded System
[Open Source] Development Environment Construction Tutorial - Crazy Shell ARM Dual Processor Development Board Series
Table of contents IntroductionSection 1MDK5.11aSection 2JLINK Driver InstallationSection 3USB to Serial Driver InstallationSection 4Serial Port Debugging AssistantIntroduction This document mainly int...
fengke 51mcu

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 141  1669  106  988  2072  3  34  20  42  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号