EEWORLDEEWORLDEEWORLD

Part Number

Search

531RB705M000DG

Description
LVPECL Output Clock Oscillator, 705MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531RB705M000DG Overview

LVPECL Output Clock Oscillator, 705MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531RB705M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency705 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
How is the STM32 interrupt implementation performed?
NVIC_SetVectorTable is a library function of STM32 that implements the remapping of interrupt vectors. How to access this thing? The starting address is 0x08000000, which is the default interrupt vect...
终极菜鸟 stm32/stm8
Serial to USB adapter module
I have a computer with only a serial port but no USB interface, and my printer has a USB interface, that is to say, computer serial port -- serial port to USB adapter module -- USB interface printer, ...
duduchen 51mcu
WINCE automatically runs the program when it starts up. How can I stop it from automatically running the program when it starts up?
My WINCE automatically runs the program when it starts up. Why can't I let it automatically run the program when it starts up?...
yj3333 Embedded System
Preparations for Power Supply PCB Safety Design
[size=4] Speaking of the difficulties of switching power supplies, PCB layout is not a big problem, but if you want to lay out a good PCB board, it must be one of the difficulties of the switching pow...
qwqwqw2088 Analogue and Mixed Signal
What are the advantages of PHY6212 that can support Bluetooth Mesh networking (I)
CPU IntroductionPHY6212 is equipped with ARM Cortex-M0 CPU. Its CPU, memory and all peripherals are connected by AMBA bus structure.ARMCortex-M0 CPU has 16-bit instruction set and 32-bit extension (Th...
乐乐熊 Integrated technical exchanges
Theory, methods and experience of analog circuit design
The theory, methods and experience of analog circuit design are worth learning, but unfortunately it is in English. [url]https://download.eeworld.com.cn/download/ChenXiaoyu/551443[/url]...
快羊加鞭 Download Centre

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2752  917  2346  256  20  56  19  48  6  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号