EEWORLDEEWORLDEEWORLD

Part Number

Search

531AC529M000DGR

Description
LVPECL Output Clock Oscillator, 529MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531AC529M000DGR Overview

LVPECL Output Clock Oscillator, 529MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AC529M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency529 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Please help me, the OS generated by the BSP provided by the manufacturer cannot be started on the development board. Please give me detailed information and how to modify it.
The following situations are all tests of memory conditions on the development board provided by the manufacturer: Memory: 64MByte SDRAM (2 pieces of 16-bit SDRAM chips form a 32-bit interface) NOR Fl...
akpor Embedded System
How to establish the mechanism of "receiving 100ms data in real time through interruption"?
I recently want to make an infrared code learner, which can save the received infrared data after pressing the remote control button. However, due to scheduling problems in multiple processes, it is d...
fanyang1968 Embedded System
I sent two pictures of beautiful women. It's not good to let the water king take the lead.
:lol I sent two pictures of beautiful girls, it’s not good to let the water king take the top spot:victory:...
lopopo Talking
Redeem mooncakes with your core points during the Mid-Autumn Festival! Exchange your core points for core points and you will get endless surprises!
September 10th is the Mid-Autumn Festival. Who will you spend this day of reunion with?What flavor of mooncake do you like? Share your thoughts in the comments below.In addition to mooncakes , we have...
eric_wang Talking
I don't understand the GPIO operation statements of the HAL library. Please help me
HAL_GPIO_WritePin(GPIOB, 1, 0);HAL_GPIO_WritePin(GPIOB, 4, 0);HAL_GPIO_WritePin(GPIOB, 8, 0);HAL_GPIO_WritePin(GPIOB, 32, 0);GPIO_InitStruct.Pin = 1;HAL_GPIO_WritePin(GPIOB, 16, num[b%10][i]);What do ...
记忆的永恒 stm32/stm8
High-definition smart camera based on TMS320DM8127
High-performance integrated platform based on TI DM8127 (1GHz).Aptina 10M MT9J003 CMOS sensor.H.264/MJPEG/MPEG4 video compression and triple stream.Maximum resolution: 3648×2752min. Minimum illuminati...
fish001 DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 933  2816  255  2339  1586  19  57  6  48  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号