EEWORLDEEWORLDEEWORLD

Part Number

Search

5P49V5935B518LTGI

Description
Clock Generators & Support Products VersaClock 5 Low Pwr 4 Diff 0.7ps 350MHz
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size445KB,32 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

5P49V5935B518LTGI Online Shopping

Suppliers Part Number Price MOQ In stock  
5P49V5935B518LTGI - - View Buy Now

5P49V5935B518LTGI Overview

Clock Generators & Support Products VersaClock 5 Low Pwr 4 Diff 0.7ps 350MHz

5P49V5935B518LTGI Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
package instructionHQCCN,
Reach Compliance Codecompliant
ECCN codeEAR99
Other featuresALSO OPREATES IN 2.5 V AND 3.3 V SUPPLY
JESD-30 codeS-XQCC-N24
JESD-609 codee3
length4 mm
Number of terminals24
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Maximum output clock frequency350 MHz
Package body materialUNSPECIFIED
encapsulated codeHQCCN
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG
Peak Reflow Temperature (Celsius)260
Master clock/crystal nominal frequency25 MHz
Maximum seat height1.49 mm
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMATTE TIN
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width4 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, PROCESSOR SPECIFIC
Programmable Clock Generator
5P49V5935
DATASHEET
Description
The 5P49V5935 is a programmable clock generator intended
for high-performance consumer, networking, industrial,
computing, and data-communications applications.
Configurations may be stored in on-chip One-Time
Programmable (OTP) memory or changed using I
2
C
interface. This is IDT’s fifth generation of programmable clock
technology (VersaClock
®
5).
The 5P49V5935 by default uses an integrated 25MHz crystal
as input reference. It also has a redundant external clock
input. A glitchless manual switchover functions allows
selection of either one as mentioned above as input reference
during normal operation.
Two select pins allow up to 4 different configurations to be
programmed and accessible using processor GPIOs or
bootstrapping. The different selections may be used for
different operating modes (full function, partial function, partial
power-down), regional standards (US, Japan, Europe) or
system production margin testing.
The device may be configured to use one of two I
2
C
addresses to allow multiple devices to be used in a system.
Features
Generates up to four independent output frequencies
High-performance, low phase noise PLL, < 0.7 ps RMS
typical phase jitter on outputs:
– PCIe Gen1, 2, 3 compliant clock capability
– USB 3.0 compliant clock capability
– 1GbE and 10GbE
Four fractional output dividers (FODs)
Independent spread spectrum capability on each output
pair
Four banks of internal non-volatile in-system
programmable or factory programmable OTP memory
I
2
C serial programming interface
One reference LVCMOS output clock
Four universal output pairs:
– Each configurable as one differential output pair or two
LVCMOS outputs
I/O standards:
– Single-ended I/Os: 1.8V to 3.3V LVCMOS
– Differential I/Os: LVPECL, LVDS and HCSL
Pin Assignment
OUT0_SEL_I2CB
Input frequency ranges:
– LVDS, LVPECL, HCSL differential clock input (CLKIN,
CLKINB) – 1MHz to 350MHz
Output frequency ranges:
– LVCMOS clock outputs: 1MHz to 200MHz
– LVDS, LVPECL, HCSL differential clock outputs: 1MHz
to 350MHz
OUT1B
V
DDO
0
V
DDO
1
OUT1
V
DDD
CLKIN
CLKINB
NC
NC
V
DDA
CLKSEL
24 23 22 21 20 19
1
18
2
3
4
5
6
7
8
17
Individually selectable output voltage (1.8V, 2.5V, 3.3V) for
V
DDO
2
OUT2
OUT2B
V
DDO
3
OUT3
OUT3B
each output pair
EPAD
16
15
14
13
9 10 11 12
SEL1/SDA
SEL0/SCL
Redundant clock inputs with manual switchover
Programmable loop bandwidth
Programmable output to output skew
Programmable slew rate control
Individual output enable/disable
Power-down mode
1.8V, 2.5V or 3.3V core V
DDD
, V
DDA
4 x 4 mm 24-LGA package
-40° to +85°C industrial temperature operation
SD/OE
V
DDO
4
OUT4
4 × 4 mm 24-LGA
5P49V5935 NOVEMBER 1, 2017
OUT4B
1
©2017 Integrated Device Technology, Inc.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 248  2477  2756  2315  1458  5  50  56  47  30 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号