EEWORLDEEWORLDEEWORLD

Part Number

Search

LC4256B-10FN256BI

Description
CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
CategoryProgrammable logic devices    Programmable logic   
File Size314KB,95 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance
Download Datasheet Parametric Compare View All

LC4256B-10FN256BI Online Shopping

Suppliers Part Number Price MOQ In stock  
LC4256B-10FN256BI - - View Buy Now

LC4256B-10FN256BI Overview

CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD

LC4256B-10FN256BI Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerLattice
Parts packaging codeBGA
package instructionFPBGA-256
Contacts256
Reach Compliance Codenot_compliant
ECCN codeEAR99
Is SamacsysN
Other featuresYES
maximum clock frequency86 MHz
In-system programmableYES
JESD-30 codeS-PBGA-B256
JESD-609 codee1
JTAG BSTYES
length17 mm
Humidity sensitivity level3
Dedicated input times4
Number of I/O lines160
Number of macro cells256
Number of terminals256
organize4 DEDICATED INPUTS, 160 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA256,16X16,40
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)250
power supply2.5 V
Programmable logic typeEE PLD
propagation delay10 ns
Certification statusNot Qualified
Maximum seat height2.1 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width17 mm
Base Number Matches1
ispMACH 4000V/B/C/Z Family
February 2006
TM
Coolest Power
C
TM
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
Data Sheet
Features
High Performance
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
– Automotive: -40 to 130°C junction (T
j
)
• f
MAX
= 400MHz maximum operating frequency
• t
PD
= 2.5ns propagation delay
• Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C/Z) supplies
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10µA (4032Z)
Typical static current 1.3mA (4000C)
1.8V core low dynamic power
ispMACH 4000Z operational down to 1.6V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated
Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
100 TQFP
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 fpBGA
2
176 TQFP
256 fpBGA
176 TQFP
256 fpBGA
1. 3.3V (4000V) only.
2. 128-I/O and 160-I/O configurations.
© 2006 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
ispm4k_22z.2

LC4256B-10FN256BI Related Products

LC4256B-10FN256BI LC4384C-75FN256I LC4256V-75FN256BI LC4384B-75FN256I LC4384C-75F256I LC4384B-10F256I LC4384C-5FN256I LC4256B-3FN256AC LC4384B-5F256I
Description CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
Is it Rohs certified? conform to conform to conform to conform to incompatible incompatible conform to conform to incompatible
Maker Lattice Lattice Lattice Lattice Lattice Lattice Lattice Lattice Lattice
Parts packaging code BGA BGA BGA BGA BGA BGA BGA BGA BGA
package instruction FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256
Contacts 256 256 256 256 256 256 256 256 256
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
Other features YES YES YES YES YES YES YES YES YES
maximum clock frequency 86 MHz 111 MHz 111 MHz 111 MHz 111 MHz 86 MHz 156 MHz 212 MHz 156 MHz
In-system programmable YES YES YES YES YES YES YES YES YES
JESD-30 code S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256
JESD-609 code e1 e1 e1 e1 e0 e0 e1 e1 e0
JTAG BST YES YES YES YES YES YES YES YES YES
length 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm
Humidity sensitivity level 3 3 3 3 3 3 3 3 3
Dedicated input times 4 4 4 4 4 4 4 4 4
Number of I/O lines 160 192 160 192 192 192 192 128 192
Number of macro cells 256 384 256 384 384 384 384 256 384
Number of terminals 256 256 256 256 256 256 256 256 256
organize 4 DEDICATED INPUTS, 160 I/O 4 DEDICATED INPUTS, 192 I/O 4 DEDICATED INPUTS, 160 I/O 4 DEDICATED INPUTS, 192 I/O 4 DEDICATED INPUTS, 192 I/O 4 DEDICATED INPUTS, 192 I/O 4 DEDICATED INPUTS, 192 I/O 4 DEDICATED INPUTS, 128 I/O 4 DEDICATED INPUTS, 192 I/O
Output function MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA BGA BGA BGA BGA BGA BGA BGA BGA
Encapsulate equivalent code BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
Peak Reflow Temperature (Celsius) 250 250 250 250 225 225 250 250 225
power supply 2.5 V 1.8 V 3.3 V 2.5 V 1.8 V 2.5 V 1.8 V 2.5 V 2.5 V
Programmable logic type EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD
propagation delay 10 ns 7.5 ns 7.5 ns 7.5 ns 7.5 ns 10 ns 5 ns 3 ns 5 ns
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 2.1 mm 2.1 mm 2.1 mm 2.1 mm 2.1 mm 2.1 mm 2.1 mm 2.1 mm 2.1 mm
Maximum supply voltage 2.7 V 1.95 V 3.6 V 2.7 V 1.95 V 2.7 V 1.95 V 2.7 V 2.7 V
Minimum supply voltage 2.3 V 1.65 V 3 V 2.3 V 1.65 V 2.3 V 1.65 V 2.3 V 2.3 V
Nominal supply voltage 2.5 V 1.8 V 3.3 V 2.5 V 1.8 V 2.5 V 1.8 V 2.5 V 2.5 V
surface mount YES YES YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Terminal surface Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn63Pb37)
Terminal form BALL BALL BALL BALL BALL BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature 40 40 40 40 30 30 40 40 30
width 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm
Base Number Matches 1 1 - - - 1 1 1 1
Cadence component library problem
I have just learned to draw PCBs with Cadence. I have been using AD and PADS before, and I have some basic knowledge of drawing circuit boards. After learning Cadence for a while, the biggest doubt is...
无奇不有 PCB Design
How to set the copper spacing separately for AD16
Dear engineers, I have a question. In Altium Designer 16, how do you set the copper spacing of the board? The newly updated version is different from the original one and I don't know how to use it. {...
kuailewangzi8 PCB Design
Find the long address of TMDSPLCKIT
Hello everyone, the GUI interface can display and set the long address of the PLC kit. I hope to write a program in ccs so that kit A can connect to the long address I want. For example, kit A long ad...
lupin789 Microcontroller MCU
Multifunctional debugging and testing assistant-complete program engineering package
Multi-function debugging and testing assistant - complete program engineering package Environment Description: [color=#000][font=Helvetica, Arial, sans-serif]CubeSuites+[/font][/color] Applilet3 for R...
蓝雨夜 Renesas Electronics MCUs
When is booting from SRAM used?
That is, under what circumstances does the application boot from SRAM? When power is on, boot[1:0] is latched to determine where to boot from, but is there a program in SRAM at this time?...
niantianxia stm32/stm8
Understanding the specifications of op amps
[i=s]This post was last edited by dontium on 2015-1-23 12:43[/i] This is TI's technical article Understanding Operational Amplifier Specifications. The article explains the principles, typical structu...
dontium Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2681  2683  1267  515  909  54  55  26  11  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号