EEWORLDEEWORLDEEWORLD

Part Number

Search

530BB1347M00DG

Description
LVDS Output Clock Oscillator, 1347MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
Categoryoscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530BB1347M00DG Overview

LVDS Output Clock Oscillator, 1347MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530BB1347M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Is SamacsysN
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1347 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
[DIY--Mobile Phone] Are you guys still continuing?
[DIY--Mobile Phone] Are you guys still going? After we have completed the initial functions, can we sort out and summarize the derivative ideas of how to make this mobile phone into a "security" home ...
蓝雨夜 DIY/Open Source Hardware
EEWORLD University Hall----Digital display LED clock made by Renesas development board
Digital display LED clock made by Renesas development board : https://training.eeworld.com.cn/course/2185LED clock made with Renesas R7F0C809....
ddllxxrr MCU
my country's latest "Catalogue and Technical Requirements for Micro-power Short-range Radio Transmitter Equipment"
Last year, the Ministry of Industry and Information Technology issued Document No. 52, "Catalogue and Technical Requirements for Micro-power Short-range Radio Transmitter Equipment"....
qwqwqw2088 RF/Wirelessly
Problems encountered when writing OTP for GD32F407ZGT6
After writing to the OTP area of GD32F407ZGT6, it prompts that the writing is successful, the memory dialog box is also correct, and the reading is also correct after restarting, but the device cannot...
zhangdaoyu GD32 MCU
Does anyone have sebser tag information? I need it urgently.
Have you used sensor tags? I want some information about the Bluetooth module, gyroscope, and accelerometer inside....
玻璃窗下的阳光 Download Centre
How to process asynchronous clock domain signals?
module Mux( input clk_1, input data_clk1, input clk_2, input data_clk2, input clk_3, input select_clk3, output data_out ); endmodule data_clk1 is in the clk_1 clock domain, data_clk2 is in the clk_2 c...
eeleader FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 673  485  2630  2581  2554  14  10  53  52  41 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号