EEWORLDEEWORLDEEWORLD

Part Number

Search

IS42S32400D-6BLI

Description
DRAM 128M (4Mx32) 166MHz SDRAM, 3.3v
Categorystorage   
File Size474KB,60 Pages
ManufacturerISSI(Integrated Silicon Solution Inc.)
Websitehttp://www.issi.com/
Environmental Compliance
Download Datasheet Parametric View All

IS42S32400D-6BLI Online Shopping

Suppliers Part Number Price MOQ In stock  
IS42S32400D-6BLI - - View Buy Now

IS42S32400D-6BLI Overview

DRAM 128M (4Mx32) 166MHz SDRAM, 3.3v

IS42S32400D-6BLI Parametric

Parameter NameAttribute value
Product AttributeAttribute Value
ManufacturerISSI(Integrated Silicon Solution Inc.)
Product CategoryDRAM
RoHSDetails
TypeSDRAM
Data Bus Width32 bit
Organization4 M x 32
Package / CaseBGA-90
Memory Size128 Mbit
Maximum Clock Frequency166 MHz
Access Time6 ns
Supply Voltage - Max3.6 V
Supply Voltage - Min3 V
Supply Current - Max180 mA
Minimum Operating Temperature- 40 C
Maximum Operating Temperature+ 85 C
PackagingTray
Height1.05 mm
Length13 mm
Width8 mm
Mounting StyleSMD/SMT
Moisture SensitiveYes
Operating Supply Voltage3.3 V
Factory Pack Quantity240
IS42S32400D
4Meg x 32
128-MBIT SYNCHRONOUS DRAM
MARCH 2009
FEATURES
• Clock frequency: 166, 143, 125, 100 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Power supply
IS42S32400D
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Auto Refresh (CBR)
• Self Refresh with programmable refresh periods
• 4096 refresh cycles every 64 ms
• Random column address every clock cycle
• Programmable
CAS
latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
• Available in Industrial Temperature
• Available in 86-pin TSOP-II and 90-ball FBGA
• Available in Lead-free
V
DDQ
V
DD
3.3V 3.3V
OVERVIEW
ISSI
's 128Mb Synchronous DRAM achieves high-speed
data transfer using pipeline architecture. All inputs and
outputs signals refer to the rising edge of the clock
input.The 128Mb SDRAM is organized in 1Meg x 32 bit x 4
Banks.
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS
Latency = 3
CAS
Latency = 2
Clk Frequency
CAS
Latency = 3
CAS
Latency = 2
Access Time from Clock
CAS
Latency = 3
CAS
Latency = 2
-6
6
8
166
125
5.4
6.5
-7
7
10
143
100
5.4
6.5
Unit
ns
ns
Mhz
Mhz
ns
ns
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any
time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are
advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com
Rev. F
03/03/09
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1689  2685  1567  700  1191  34  55  32  15  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号